A 29-ns 64-Mb DRAM with hierarchical array architecture

被引:17
作者
Nakamura, M
Takahashi, T
Akiba, T
Kitsukawa, G
Morino, M
Sekiguchi, T
Asano, I
Komatsuzaki, K
Tadaki, Y
Cho, S
Kajigaya, K
Tachibana, T
Sato, K
机构
[1] HITACHI DEVICE ENGN CO LTD,CHIBA 297,JAPAN
[2] HITACHI LTD,SEMICOND & INTEGRATED CIRCUITS DIV,KODAIRA,TOKYO 187,JAPAN
[3] HITACHI VLSI ENGN CORP LTD,KODAIRA,TOKYO 187,JAPAN
[4] TEXAS INSTRUMENTS JAPAN LTD,IBARAKI,OSAKA 30004,JAPAN
关键词
D O I
10.1109/4.535414
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 29-ns (RAS access time), 64-Mb DRAM with hierarchical array architecture has been developed, For consistent high yields and high speed, a CMOS segment driver circuit is used as a hierarchical word line scheme, To achieve high speed, precharge signal (PC) drivers for equalizing the bit lines pairs, and shared sense amplifier signal (SHR) drivers are distributed in the array, To enhance sense amplifiers speed in low array voltage, an over driven sense amplifier is adopted, A hierarchical I/O scheme with semidirect sensing switch is introduced for high speed data transfer in the I/O paths. By combining these proposed circuit techniques and 0.25-mu m CMOS process technologies with phase-shift optical lithography, an experimental 64-Mb DRAM has been designed and fabricated. The memory cell size is 0.71 x 1.20 mu m(2), and the chip size is 15.91 x 9.06 mm(2). A typical access time under 3.3 V power supply voltage is 29 ns.
引用
收藏
页码:1302 / 1307
页数:6
相关论文
共 9 条
[1]  
GALBI D, 1992, ESSCIRC, P131
[2]  
HORIGUCHI M, 1995, ISSCC DIG TECH P FEB, P252
[3]   A CIRCUIT TECHNOLOGY FOR SUB-10-NS ECL 4-MB BICMOS DRAMS [J].
KAWAHARA, T ;
KAWAJIRI, Y ;
KITSUKAWA, G ;
NAKAGOME, Y ;
SAGARA, K ;
KAWAMOTO, Y ;
AKIBA, T ;
KATO, S ;
KAWASE, Y ;
ITOH, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (11) :1530-1537
[4]   256-MB DRAM CIRCUIT TECHNOLOGIES FOR FILE APPLICATIONS [J].
KITSUKAWA, G ;
HORIGUCHI, M ;
KAWAJIRI, Y ;
KAWAHARA, T ;
AKIBA, T ;
KAWASE, Y ;
TACHIBANA, T ;
SAKAI, T ;
AOKI, M ;
SHUKURI, S ;
SAGARA, K ;
NAGAI, R ;
OHJI, Y ;
HASEGAWA, N ;
YOKOYAMA, N ;
KISU, T ;
YAMASHITA, H ;
KURE, T ;
NISHIDA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) :1105-1113
[5]  
NAKAGOME Y, 1991, IEICE TRANS COMMUN, V74, P799
[6]  
NAKAMURA M, 1995, IEEE INT SOL STAT CI, P246
[7]  
NODA K, 1992, S VLSI CIRC JUN, P112
[8]   A 30-NS 256-MB DRAM WITH A MULTIDIVIDED ARRAY STRUCTURE [J].
SUGIBAYASHI, T ;
TAKESHIMA, T ;
NARITAKE, I ;
MATANO, T ;
TAKADA, H ;
AIMOTO, Y ;
FURUTA, K ;
FUJITA, M ;
SAEKI, T ;
SUGAWARA, H ;
MUROTANI, T ;
KASAI, N ;
SHIBAHARA, K ;
NAKAJIMA, K ;
HADA, H ;
HAMADA, T ;
AIZAKI, N ;
KUNIO, T ;
KAKEHASHI, E ;
MASUMORI, K ;
TANIGAWA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) :1092-1098
[9]  
SUGIBAYASHI T, 1995, ISSCC, P254