Optimisation of a thin epitaxial Si layer as Ge passivation layer to demonstrate deep sub-micron n- and p-FETs on Ge-On-insulator substrates

被引:87
作者
De Jaeger, B
Bonzom, R
Leys, F
Richard, O
Van Steenbergen, J
Winderickx, G
Van Moorhem, E
Raskin, G
Letertre, F
Billon, T
Meuris, M
Heyns, M
机构
[1] IMEC, B-3001 Heverlee, Belgium
[2] UMICORE, B-2250 Olen, Belgium
[3] SOITEC, F-38190 Bernin, France
[4] CEA, LETI, F-38054 Grenoble, France
[5] Katholieke Univ Leuven, B-3001 Heverlee, Belgium
关键词
germanium n- and p-FET; passivation with epitaxial Si; HfO2; Ge-On-insulator;
D O I
10.1016/j.mee.2005.04.040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A key challenge in the engineering of Ge MOSFETs is to develop a proper Ge surface passivation technique prior to high-k dielectric deposition to obtain low interface state density and high carrier mobility. In this work, we optimise a thin, epitaxially grown, Si layer for this purpose. HfO2 is used as the high-k dielectric. With CV and TEM analysis, it is shown that the Si thickness must be controlled within a few monolayers to obtain a high-quality, defect free Ge - HfO2 interfacial layer. Ge deep sub-micron n- and p-FET devices fabricated with this technique yield promising device characteristics.
引用
收藏
页码:26 / 29
页数:4
相关论文
共 8 条
[1]  
BAI WP, 2003, P 2003 S VLSI TECHN, P121
[2]  
BOZOM R, IN PRESS 2005 SPRING
[3]  
CROON J, P ICMTS 05
[4]   Ge deep sub-micron pFETs with etched TaN metal gate on a High-K dielectric, fabricated in a 200mm silicon prototyping line [J].
De Jaeger, B ;
Houssa, M ;
Satta, A ;
Kubicek, S ;
Verheyen, P ;
Van Steenbergen, J ;
Croon, J ;
Kaczer, B ;
Van Elshocht, S ;
Delabie, A ;
Kunnen, E ;
Sleeckx, E ;
Teerlinck, I ;
Lindsay, R ;
Schram, T ;
Chiarella, T ;
Degraeve, R ;
Conard, T ;
Poortmans, J ;
Winderickx, G ;
Boullart, W ;
Schaekers, M ;
Mertens, PW ;
Caymax, M ;
Vandervorst, W ;
Van Moorhem, E ;
Biesemans, S ;
De Meyer, K ;
Ragnarsson, L ;
Lee, S ;
Kota, G ;
Raskin, G ;
Mijlemans, P ;
Autran, JL ;
Afanas'ev, VV ;
Stesmans, A ;
Meuris, M ;
Heyns, M .
ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, :189-192
[5]  
DEGUET C, 2005, P 1 EUROSOI WORKSH, P31
[6]  
RITENOUR A, 2003, P IEDM, P433
[7]  
Whang S.J., 2004, P IEDM, P307
[8]   Alternative surface passivation on germanium for metal-oxide-semiconductor applications with high-k gate dielectric [J].
Wu, N ;
Zhang, QC ;
Zhu, CX ;
Chan, DSH ;
Li, MF ;
Balasubramanian, N ;
Chin, A ;
Kwong, DL .
APPLIED PHYSICS LETTERS, 2004, 85 (18) :4127-4129