共 110 条
[71]
QIU Q, 1997, P INT S LOW POW EL D, P125
[72]
Rabaey J.M., 1996, LOW POWER DESIGN MET
[73]
RAGHUNATHAN A, 1994, PR IEEE COMP DESIGN, P318, DOI 10.1109/ICCD.1994.331915
[74]
Raghunathan A, 1997, DES AUT CON, P429, DOI 10.1145/266021.266191
[75]
Raje S., 1995, Proceedings. 1995 International Symposium on Low Power Design, P9, DOI 10.1145/224081.224084
[76]
Roy K., 1993, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V1, P503, DOI 10.1109/92.250198
[77]
Optimizing power in ASIC behavioral synthesis
[J].
IEEE DESIGN & TEST OF COMPUTERS,
1996, 13 (02)
:58-70
[80]
SAVING POWER IN THE CONTROL PATH OF EMBEDDED PROCESSORS
[J].
IEEE DESIGN & TEST OF COMPUTERS,
1994, 11 (04)
:24-30