Scalability of Sub-100 nm InAs HEMTs on InP Substrate for Future Logic Applications

被引:51
作者
Kim, Dae-Hyun [1 ]
del Alamo, Jesus A. [2 ]
机构
[1] MIT, Microsyst Technol Lab, Cambridge, MA 02139 USA
[2] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
关键词
Drain-induced barrier lowering (DIBL); gate delay; high-electron mobility transistor (HEMT); InAs; I-ON/I-OFF; logic; scaling; subthreshold swing; HIGH-PERFORMANCE; GATE; MOBILITY; ENHANCEMENT; MOSFETS; SOI;
D O I
10.1109/TED.2010.2049075
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have experimentally studied the scaling behavior of sub-100-nm InAs high-electron mobility transistors (HEMTs) on InP substrate from the logic operation point of view. These devices have been designed for scalability and combine a thin InAlAs barrier and a thin channel containing a pure InAs sub-channel. InAs HEMTs with gate length down to 40 nm exhibit excellent logic figures of merit, such as I-ON/I-OFF = 9 x 10(4), drain-induced-barrier lowering = 80 mV/V, S = 70 mV/dec, and an estimated logic gate delay of 0.6 ps at V-DS = 0.5 V. In addition, we have obtained excellent high-frequency operation with L-g = 40 nm, such as f(T) = 491 GHz and f(max) = 402 GHz at V-DS = 0.5 V. In spite of the narrow bandgap of InAs subchannel, under the studied conditions, our devices are shown not to suffer from excessive band-to-band tunneling. When benchmarked against state-of-the-art Si devices, 40-nm InAs HEMTs exhibit I-ON = 0.6 A/mu m at I-Leak = 200 nA/mu m. This is about two times higher ION than state-of-the-art high-performance 65-nm nMOSFET with comparable physical gate length and I-Leak.
引用
收藏
页码:1504 / 1511
页数:8
相关论文
共 30 条
[1]  
Antoniadis DA, 2008, INT EL DEVICES MEET, P253
[2]   BREAKDOWN VOLTAGE ENHANCEMENT FROM CHANNEL QUANTIZATION IN INALAS/N+-INGAAS HFETS [J].
BAHL, SR ;
DELALAMO, JA .
IEEE ELECTRON DEVICE LETTERS, 1992, 13 (02) :123-125
[3]   Antimonide-based compound semiconductors for electronic devices: A review [J].
Bennett, BR ;
Magno, R ;
Boos, JB ;
Kruppa, W ;
Ancona, MG .
SOLID-STATE ELECTRONICS, 2005, 49 (12) :1875-1895
[4]   Benchmarking nanotechnology for high-performance and low-power logic transistor applications [J].
Chau, R ;
Datta, S ;
Doczy, M ;
Doyle, B ;
Jin, J ;
Kavalieros, J ;
Majumdar, A ;
Metz, M ;
Radosavljevic, M .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) :153-158
[5]  
CHAU R, 2008, P CS MANTECH
[6]  
Chiang TH, 2008, INT EL DEVICES MEET, P375
[7]   RELATIONSHIP BETWEEN MEASURED AND INTRINSIC TRANSCONDUCTANCES OF FETS [J].
CHOU, SY ;
ANTONIADIS, DA .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (02) :448-450
[8]  
Datta S, 2005, INT EL DEVICES MEET, P783
[9]  
del Alamo J.A., 2008, P SSDM, P28
[10]   Physically based modeling of low field electron mobility in ultrathin single- and double-gate SOI n-MOSFETs [J].
Esseni, D ;
Abramo, A ;
Selmi, L ;
Sangiorgi, E .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (12) :2445-2455