A low-power low-noise CMOS amplifier for neural recording applications

被引:1151
作者
Harrison, RR [1 ]
Charles, C [1 ]
机构
[1] Univ Utah, Dept Elect & Comp Engn, Salt Lake City, UT 84112 USA
基金
美国国家科学基金会;
关键词
analog integrated circuits; biosignal amplifier; low noise; low-power circuit design; neural amplifier; noise efficiency factor; subthreshold circuit design; weak inversion;
D O I
10.1109/JSSC.2003.811979
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There is a need among scientists and clinicians for low-noise low-power biosignal amplifiers capable of amplifying signals in the millihertz-to-kilohertz range while rejecting large dc offsets generated at the electrode-tissue interface. The advent of fully implantable multielectrode arrays has created the need for fully integrated micropower amplifiers. We designed and tested a novel bioamplifier that uses a MOS-bipolar pseudoresistor element to amplify low-frequency signals down to the millihertz range while rejecting large dc offsets. We derive the theoretical noise-power tradeoff limit-the noise efficiency factor-for this amplifier and demonstrate that our VLSI implementation approaches this limit by selectively operating MOS transistors in either weak or strong inversion. The resulting amplifier, built in a standard 1.5-mum CMOS process, passes signals from 0.025 Hz to 7.2 kHz with an input-referred noise of 2.2 muVrms and a power dissipation of 80 muW while consuming 0.16 mm(2) of chip area. Our design technique was also used to develop an electroencephalogram amplifier having a bandwidth of 30 Hz and a power dissipation of 0.9 muW while maintaining a similar noise-power tradeoff.
引用
收藏
页码:958 / 965
页数:8
相关论文
共 29 条
[1]  
Chandran A.P., 1999, BMES/EMBS Conference, V1, P386
[2]  
Dagtekin M, 2001, P ANN INT IEEE EMBS, V23, P757, DOI 10.1109/IEMBS.2001.1019051
[3]   A MICROPOWER CMOS-INSTRUMENTATION AMPLIFIER [J].
DEGRAUWE, M ;
VITTOZ, E ;
VERBAUWHEDE, I .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (03) :805-807
[4]  
Delbruck T., 1994, P IEEE INT S CIRC SY, V4, P339
[5]   A MONOLITHIC SIGNAL PROCESSOR FOR A NEUROPHYSIOLOGICAL TELEMETRY SYSTEM [J].
DORMAN, MG ;
PRISBE, MA ;
MEINDL, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (06) :1185-1193
[6]   AN ANALYTICAL MOS-TRANSISTOR MODEL VALID IN ALL REGIONS OF OPERATION AND DEDICATED TO LOW-VOLTAGE AND LOW-CURRENT APPLICATIONS [J].
ENZ, CC ;
KRUMMENACHER, F ;
VITTOZ, EA .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1995, 8 (01) :83-114
[7]  
Ferris C. D., 1978, INTRO BIOINSTRUMENTA
[8]   A 100-channel system for real time detection and storage of extracellular spike waveforms [J].
Guillory, KS ;
Normann, RA .
JOURNAL OF NEUROSCIENCE METHODS, 1999, 91 (1-2) :21-29
[9]  
Harrison RR, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, P197
[10]   A 3-DIMENSIONAL MICROELECTRODE ARRAY FOR CHRONIC NEURAL RECORDING [J].
HOOGERWERF, AC ;
WISE, KD .
IEEE TRANSACTIONS ON BIOMEDICAL ENGINEERING, 1994, 41 (12) :1136-1146