A low-power low-noise CMOS amplifier for neural recording applications

被引:1151
作者
Harrison, RR [1 ]
Charles, C [1 ]
机构
[1] Univ Utah, Dept Elect & Comp Engn, Salt Lake City, UT 84112 USA
基金
美国国家科学基金会;
关键词
analog integrated circuits; biosignal amplifier; low noise; low-power circuit design; neural amplifier; noise efficiency factor; subthreshold circuit design; weak inversion;
D O I
10.1109/JSSC.2003.811979
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There is a need among scientists and clinicians for low-noise low-power biosignal amplifiers capable of amplifying signals in the millihertz-to-kilohertz range while rejecting large dc offsets generated at the electrode-tissue interface. The advent of fully implantable multielectrode arrays has created the need for fully integrated micropower amplifiers. We designed and tested a novel bioamplifier that uses a MOS-bipolar pseudoresistor element to amplify low-frequency signals down to the millihertz range while rejecting large dc offsets. We derive the theoretical noise-power tradeoff limit-the noise efficiency factor-for this amplifier and demonstrate that our VLSI implementation approaches this limit by selectively operating MOS transistors in either weak or strong inversion. The resulting amplifier, built in a standard 1.5-mum CMOS process, passes signals from 0.025 Hz to 7.2 kHz with an input-referred noise of 2.2 muVrms and a power dissipation of 80 muW while consuming 0.16 mm(2) of chip area. Our design technique was also used to develop an electroencephalogram amplifier having a bandwidth of 30 Hz and a power dissipation of 0.9 muW while maintaining a similar noise-power tradeoff.
引用
收藏
页码:958 / 965
页数:8
相关论文
共 29 条
[11]   1/f noise in CMOS transistors for analog applications from subthreshold to saturation [J].
Jakobson, C ;
Bloom, I ;
Nemirovsky, Y .
SOLID-STATE ELECTRONICS, 1998, 42 (10) :1807-1817
[12]   AN IMPLANTABLE CMOS CIRCUIT INTERFACE FOR MULTIPLEXED MICROELECTRODE RECORDING ARRAYS [J].
JI, J ;
WISE, KD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) :433-443
[13]  
Johns D.A., 2008, Analog integrated circuit design
[14]  
Lee T.H., 1998, DESIGN CMOS RADIO FR
[15]   A CMOS IC for portable EEG acquisition systems [J].
Martins, R ;
Selberherr, S ;
Vaz, FA .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1998, 47 (05) :1191-1196
[16]  
Mead C, 1989, ANALOG VLSI NEURAL S
[17]   A low power fully integrated bandpass operational amplifier for biomedical neural recording applications [J].
Mohseni, P ;
Najafi, K .
SECOND JOINT EMBS-BMES CONFERENCE 2002, VOLS 1-3, CONFERENCE PROCEEDINGS: BIOENGINEERING - INTEGRATIVE METHODOLOGIES, NEW TECHNOLOGIES, 2002, :2111-2112
[18]   AN IMPLANTABLE MULTIELECTRODE ARRAY WITH ON-CHIP SIGNAL-PROCESSING [J].
NAJAFI, K ;
WISE, KD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) :1035-1044
[19]  
Nordhausen CT, 1996, BRAIN RES, V726, P129
[20]   Silicon neural recording arrays with on-chip electronics for in-vivo data acquisition [J].
Olsson, RH ;
Gulari, MN ;
Wise, KD .
2ND ANNUAL INTERNATIONAL IEEE-EMBS SPECIAL TOPIC CONFERENCE ON MICROTECHNOLOGIES IN MEDICINE & BIOLOGY, PROCEEDINGS, 2002, :237-240