An evolutionary approach to automatic synthesis of high-performance analog integrated circuits

被引:90
作者
Alpaydin, G
Balkir, S
Dündar, G
机构
[1] Istanbul Navy, Command & Control Dept, TR-81400 Istanbul, Turkey
[2] Univ Nebraska, Dept Elect Engn, Walter Scott Engn Ctr 209N, Lincoln, NE 68588 USA
[3] Swiss Fed Inst Technol, CH-1015 Lausanne, Switzerland
关键词
analog circuit synthesis; evolution strategies; evolutionary computation; evolvable hardware;
D O I
10.1109/TEVC.2003.808914
中图分类号
TP18 [人工智能理论];
学科分类号
081104 [模式识别与智能系统]; 0812 [计算机科学与技术]; 0835 [软件工程]; 1405 [智能科学与技术];
摘要
This paper presents an analog integrated circuit synthesis system based on an evolutionary approach. The system contains several novel features. One of these is the high-performance optimization algorithm, which is a combination of evolutionary strategies and simulated annealing. Modeling of dc parameters is done via a fast dc simulator developed for this purpose whereas modeling of ac parameters can be done either with user-defined equations or with neural-fuzzy performance models trained from SPICE simulations. Another novel feature of the system is the incorporation of matching properties of devices. This way, the optimized circuit becomes tolerant to process variations. The synthesis system has been tested on several independent examples and synthesized circuits have been verified functionally with SPICE simulations. Finally, a prototype chip composed of the three examples has been manufactured. The measurement results have demonstrated the validity of the synthesis system on silicon.
引用
收藏
页码:240 / 252
页数:13
相关论文
共 32 条
[1]
Multi-level optimisation approach to switched capacitor filter synthesis [J].
Alpaydin, G ;
Erten, G ;
Balkir, S ;
Dündar, G .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (04) :243-249
[2]
BACK D, 1991, P 4 INT C GEN ALG SA, P92
[3]
ANNSyS:: an Analog Neural Network Synthesis System [J].
Bayraktaroglu, I ;
Ögrenci, AS ;
Dündar, G ;
Balkir, S ;
Alpaydin, E .
NEURAL NETWORKS, 1999, 12 (02) :325-338
[4]
Beyer H.-G., 2001, NAT COMP SER
[5]
DEBYSER G, 1998, P INT S CIRCUITS SYS, V1, P50
[6]
IDAC - AN INTERACTIVE DESIGN TOOL FOR ANALOG CMOS CIRCUITS [J].
DEGRAUWE, MGR ;
NYS, O ;
DIJKSTRA, E ;
RIJMENANTS, J ;
BITZ, S ;
GOFFART, BLA ;
VITTOZ, EA ;
CSERVENY, S ;
MEIXENBERGER, C ;
VANDERSTAPPEN, G ;
OGUEY, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :1106-1116
[7]
A novel CMOS current conveyor realization with an electronically tunable current mode filter suitable for VLSI [J].
Elwan, HO ;
Soliman, AM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (09) :663-670
[8]
FPAD - A FUZZY NONLINEAR-PROGRAMMING APPROACH TO ANALOG CIRCUIT-DESIGN [J].
FARES, M ;
KAMINSKA, B .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (07) :785-793
[9]
ANALOG CIRCUIT-DESIGN OPTIMIZATION BASED ON SYMBOLIC SIMULATION AND SIMULATED ANNEALING [J].
GIELEN, GGE ;
WALSCHARTS, HCC ;
SANSEN, WMC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (03) :707-713
[10]
GRIMBLEBY JB, 1995, P 1 INT C GEN ALG EN, P53