Fabrication of a dual-gate-controlled Coulomb blockade transistor based on a silicon-on-insulator structure

被引:5
作者
Lee, BT
Park, JW
Park, KS
Lee, CH
Paik, SW
Lee, SD
Choi, JB [1 ]
Min, KS
Park, JS
Hahn, SY
Park, TJ
Shin, H
Hong, SC
Lee, K
Kwon, HC
Park, SI
Kim, KT
Yoo, KH
机构
[1] Chungbuk Natl Univ, Dept Phys, Chongju 360763, South Korea
[2] Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305388, South Korea
[3] Korea Res Inst Stand & Sci, Taejon 305600, South Korea
关键词
D O I
10.1088/0268-1242/13/12/024
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new device structure for a single-electron-tunnelling transistor with a dual-gate geometry has been fabricated based on the silicon-on-insulator structure prepared by SIMOX wafers. The split gate of the transistor is the lower-level gate and located similar to 20 nm above the inversion layer 2DEG active channel, which yields strong carrier confinement with a fully controllable tunnelling potential barrier. The transistor operates at low temperatures and exhibits single-electron tunnelling behaviour through a nano-size quantum dot. The Coulomb blockade oscillation is demonstrated at 15 mK and its periodicity is 16.4 mV in the upper gate voltage. For the nonlinear transport regime, Coulomb staircases are clearly observed up to four current steps in the range of 100 mV drain-source bias. The I-V characteristics near zero bias display a typical Coulomb gap due to the one-electron charging effect. From the width of the blockade regime the dot capacitance is estimated to be similar to 13 aF.
引用
收藏
页码:1463 / 1467
页数:5
相关论文
共 10 条
[1]   COULOMB-BLOCKADE IN A SILICON TUNNEL JUNCTION DEVICE [J].
ALI, D ;
AHMED, H .
APPLIED PHYSICS LETTERS, 1994, 64 (16) :2119-2120
[2]  
Averin D., 1991, Modern Problems in Condensed Matter Sciences, V30, P173
[3]   VIRTUAL ELECTRON-DIFFUSION DURING QUANTUM TUNNELING OF THE ELECTRIC CHARGE [J].
AVERIN, DV ;
NAZAROV, YV .
PHYSICAL REVIEW LETTERS, 1990, 65 (19) :2446-2449
[4]  
AVERIN DV, 1991, SINGLE CHARGE TUNNEL, P311
[5]  
BEENAKKER CWJ, 1991, SOLID STATE PHYS, V44, P1
[6]   Room temperature operated single electron transistor fabricated by electron beam nanolithography [J].
Kurihara, K ;
Namatsu, H ;
Nagase, M ;
Makino, T .
MICROELECTRONIC ENGINEERING, 1997, 35 (1-4) :261-264
[7]   Single electron and hole quantum dot transistors operating above 110 K [J].
Leobandung, E ;
Guo, LJ ;
Wang, Y ;
Chou, SY .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1995, 13 (06) :2865-2868
[8]   Transport properties of two quantum dots connected in series formed in silicon inversion layers [J].
Matsuoka, H ;
Ahmed, W .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1996, 35 (4A) :L418-L420
[9]   TRANSPORT-PROPERTIES OF A SILICON SINGLE-ELECTRON TRANSISTOR AT 4.2-K [J].
MATSUOKA, H ;
KIMURA, S .
APPLIED PHYSICS LETTERS, 1995, 66 (05) :613-615
[10]   FABRICATION TECHNIQUE FOR SI SINGLE-ELECTRON TRANSISTOR OPERATING AT ROOM-TEMPERATURE [J].
TAKAHASHI, Y ;
NAGASE, M ;
NAMATSU, H ;
KURIHARA, K ;
IWDATE, K ;
NAKAJIMA, K ;
HORIGUCHI, S ;
MURASE, K ;
TABE, M .
ELECTRONICS LETTERS, 1995, 31 (02) :136-137