Multiobjective optimization of VLSI interconnect parameters

被引:10
作者
Anand, MB [1 ]
Shibata, H
Kakumu, M
机构
[1] Toshiba Co Ltd, ULSI Proc Engn Lab, Adv Microelect Ctr, Yokohama, Kanagawa 235, Japan
[2] Toshiba Corp, Microprocessor Prod Engn Dept, Micro & Custom LSI Div, Kawasaki, Kanagawa 210, Japan
关键词
integrated circuit design; integrated circuit interconnections; integrated circuit modeling; optimization methods;
D O I
10.1109/43.736565
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The significant role played by interconnects in determining the speed and chip size of very-large-scale integrated circuits (VLSI's) necessitates the development of new processes and tools for almost every device generation. Since such development usually requires lead times of several years, it has become essential to know, several years in advance, the various interconnect parameters for a particular generation. In this paper, a tool for optimizing interconnect parameters is presented. The formulation of an optimization problem that can be solved using standard algorithms is shown to be possible, and the optimization results obtained for future device generations are discussed. These results can be used to construct an interconnect technology roadmap, Last, shortcomings of and possible improvements to existing system-level critical path models are discussed.
引用
收藏
页码:1252 / 1261
页数:10
相关论文
共 17 条
[1]   GENERALIZED SCALING THEORY AND ITS APPLICATION TO A 1/4 MICROMETER MOSFET DESIGN [J].
BACCARANI, G ;
WORDEMAN, MR ;
DENNARD, RH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (04) :452-462
[2]   OPTIMAL INTERCONNECTION CIRCUITS FOR VLSI [J].
BAKOGLU, HB ;
MEINDL, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (05) :903-909
[3]  
BAKOGLU HB, 1990, CIRCUITS INTERCONNEC, P429
[4]  
CHEN CP, 1996, P ACM IEEE DES AUT C, P487
[5]   OPTIMAL WIRESIZING UNDER ELMORE DELAY MODEL [J].
CONG, JJS ;
LEUNG, KS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (03) :321-336
[6]   A stochastic wire length distribution for gigascale integration (GSI) [J].
Davis, JA ;
De, VK ;
Meindl, JD .
PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, :145-150
[7]   Optimal low power interconnect networks [J].
Davis, JA ;
De, V ;
Meindl, J .
1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, :78-79
[8]  
Donath W. E., 1979, IEEE Transactions on Circuits and Systems, VCAS-26, P272, DOI 10.1109/TCS.1979.1084635
[9]   VLSI ON-CHIP INTERCONNECTION PERFORMANCE SIMULATIONS AND MEASUREMENTS [J].
EDELSTEIN, DC ;
SAIHALASZ, GA ;
MII, YJ .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (04) :383-401
[10]  
HSI CG, 1990, ICCD, P49