Plasma-etching processes for ULSI semiconductor circuits

被引:52
作者
Armacost, M [1 ]
Hoh, PD [1 ]
Wise, R [1 ]
Yan, W [1 ]
Brown, JJ [1 ]
Keller, JH [1 ]
Kaplita, GA [1 ]
Halle, SD [1 ]
Muller, KP [1 ]
Naeem, MD [1 ]
Srinivasan, S [1 ]
Ng, HY [1 ]
Gutsche, M [1 ]
Gutmann, A [1 ]
Spuler, B [1 ]
机构
[1] IBM Corp, Microelect Div, Semicond Res & Dev Ctr, Hopewell Jct, NY 12533 USA
关键词
D O I
10.1147/rd.431.0039
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An overview is presented of plasma-etching processes used in the fabrication of ULSI (ultralarge-scale integrated) semiconductor circuits, with emphasis on work in our facilities. Such circuits contain structures having minimum pattern widths of 0.25 mu m and less. Challenges in plasma etching in evolving to such dimensions have come from the implementation of antireflective coatings and thinner, more etch-sensitive photoresists; the increased aspect ratios needed to meet design requirements; the additional hard-mask etching steps needed at levels at which lithography is unsuitable for patterning; and increased selectivity requirements, such as the requirement that contact structures be self-aligning. Future circuit density and performance requirements dictate tighter specifications for linewidth variations permitted across a wafer, microloading effects, and device damage. As a result, plasma-etching systems for critical levels are migrating from traditional multifilm, capacitively coupled low-density-plasma systems to medium- and high-density-plasma systems employing exotic or highly polymerizing chemical species specifically designed for one type of film.
引用
收藏
页码:39 / 72
页数:34
相关论文
共 71 条
[41]  
LOWENSTEIN LM, 1991, J ELECTROCHEM SOC, V128, P1389
[42]  
Manos D.M., 1989, PLASMA ETCHING
[43]   POSTTREATMENTS FOR REACTIVE ION ETCHING OF AL-SI-CU ALLOYS [J].
MAYUMI, S ;
HATA, Y ;
HUJIWARA, K ;
UEDA, S .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1990, 137 (08) :2534-2538
[44]  
MOGAB CJ, 1977, J ELECTROCHEM SOC, V124, P1262, DOI 10.1149/1.2133542
[45]  
MOGAB CJ, 1978, J APPL PHYS, V49, P3976
[46]   Trench storage node technology for gigabit DRAM generations [J].
Muller, KP ;
Flietner, B ;
Hwang, CL ;
Kleinhenz, RL ;
Nakao, T ;
Ranade, R ;
Tsunashima, Y ;
Mii, T .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :507-510
[47]   SELECTIVITY AND SI-LOAD IN DEEP TRENCH ETCHING [J].
MULLER, KP ;
ROITHNER, K ;
TIMME, HJ .
MICROELECTRONIC ENGINEERING, 1995, 27 (1-4) :457-462
[48]  
MULLER KP, 1995, P ELECTROCHEM SOC, V9527, P266
[49]  
Naeem M, 1996, ELEC SOC S, V96, P267
[50]  
Nesbit L., 1993, International Electron Devices Meeting 1993. Technical Digest (Cat. No.93CH3361-3), P627, DOI 10.1109/IEDM.1993.347282