The influence of polysilicon gate morphology on dopant activation and deactivation kinetics in deep-submicron CMOS transistors

被引:16
作者
Cubaynes, FN [1 ]
Stolk, PA [1 ]
Verhoeven, J [1 ]
Roozeboom, F [1 ]
Woerlee, PH [1 ]
机构
[1] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
gate depletion; gate deactivation; polysilicon; amorphous silicon; boron penetration; Hall effect; spike annealing;
D O I
10.1016/S1369-8001(00)00173-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the impact of gate microstructure on the activation and deactivation kinetics of ion-implanted dopants is discussed. A comparison is made between large-grained polysilicon that was obtained by recrystallizing deposited amorphous silicon, and fine-grained polysilicon. Very good gate activation was achieved for both As- and B-implanted fine-grained polysilicon gates using post-implant rapid thermal annealing for 20s at 980-1010 degreesC, leading to gate depletion levels below 5%. Similar levels of gate activation are found for spike annealing of 1 s at 1100 degreesC. The kinetics of dopant deactivation in large- and fine-grained polysilicon have been measured in the temperature range from 700 to 800 degreesC. From these measurements, the loss in the gate activation due to extra annealing steps in a 0.13 mum CMOS process flow has been evaluated. Silicidation is the most harmful process step leading to an increase in the gate depletion level to 6% for a p-type fine-grained polysilicon gate, representing the worst case situation. Finally, TSUPREM-4 gate depletion simulations for future CMOS generations (less than or equal to 0.10 mum) have revealed the need of high dopant concentration (4-5 x 10(20)cm(-3)) which questions the possibility of polysilicon use as a gate material. (C) 2001 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:351 / 356
页数:6
相关论文
共 14 条
[1]  
*AV CORP, 1998, TSUPREM 4 VERS 1998
[2]   Ultra-shallow junction technology for 100 nm CMOS: xR LEAP implanter and RTP-centura rapid thermal annealer [J].
Current, MI ;
Lopes, D ;
Foad, M ;
Boyd, W .
MATERIALS CHEMISTRY AND PHYSICS, 1998, 54 (1-3) :33-36
[3]  
Fair R B, 1993, RAPID THERMAL PROCES
[4]  
Foad MA, 1998, SOLID STATE TECHNOL, V41, P43
[5]   Influence of the grain boundaries and intragrain defects on the performance of poly-Si thin film transistors [J].
Morimoto, Y ;
Jinno, Y ;
Hirai, K ;
Ogata, H ;
Yamada, T ;
Yoneda, K .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1997, 144 (07) :2495-2501
[6]   Kinetics of arsenic segregation at grain boundaries in polycrystalline silicon [J].
Nedelec, S ;
Mathiot, D .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1997, 12 (11) :1438-1445
[7]   THE EFFECTS OF BORON PENETRATION ON P+ POLYSILICON GATED PMOS DEVICES [J].
PFIESTER, JR ;
BAKER, FK ;
MELE, TC ;
TSENG, HH ;
TOBIN, PJ ;
HAYDEN, JD ;
MILLER, JW ;
PARRILLO, LC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (08) :1842-1851
[8]  
ROOZEBOOM F, 1996, ADV RAPID THERMAL IN
[9]   Dopant profile and defect control in ion implantation by RTA with high ramp-up rate [J].
Saito, S ;
Shishiguchi, S ;
Hamada, K ;
Hayashi, T .
MATERIALS CHEMISTRY AND PHYSICS, 1998, 54 (1-3) :49-53
[10]   Diffusion and electrical properties of boron and arsenic doped poly-Si and poly-GexSi1-x (x similar to 0.3) as gate material for sub-0.25 mu m complementary metal oxide semiconductor applications [J].
Salm, C ;
vanVeen, DT ;
Gravesteijn, DJ ;
Holleman, J ;
Woerlee, PH .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1997, 144 (10) :3665-3673