Charge-trap memory device fabricated by oxidation of Si1-xGex

被引:235
作者
King, YC [1 ]
King, TJ
Hu, CM
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
[2] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
charge-trap memory; Ge nano-crystal;
D O I
10.1109/16.915694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we describe a novel technique of fabricating germanium nanocrystal quasinonvolatile memory device. The device consists of a metal-oxide-semiconductor field-effect transistor (MOSFET) with Ge charge-traps embedded within the gate dielectric. The trap formation method provides for precise control of the thicknesses of the top (control) and bottom (tunneling) oxide layers which sandwich the charge-traps, via thermal oxidation. This memory device exhibits write/erase speed/voltage and retention time superior to previously reported nano-crystal or charge-trap memory devices, A detailed description of the novel process for fabricating the Ge charge-trap MOS memory is given, along with the resultant memory-cell performance characteristics.
引用
收藏
页码:696 / 700
页数:5
相关论文
共 17 条
  • [1] A scalable single poly EEPROM cell for embedded memory applications
    Baldi, L
    Cascella, A
    Vajana, B
    [J]. MICROELECTRONICS JOURNAL, 1997, 28 (6-7) : 657 - 661
  • [2] Trade-offs in the integration of high performance devices with trench capacitor DRAM
    Crowder, S
    Stiffler, S
    Parries, P
    Bronner, G
    Nesbit, L
    Wille, W
    Powell, M
    Ray, A
    Chen, B
    Davari, B
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 45 - 48
  • [3] ElKareh B, 1997, SOLID STATE TECHNOL, V40, P89
  • [4] Futatsugi T, 1998, FUJITSU SCI TECH J, V34, P142
  • [5] Fast and long retention-time nano-crystal memory
    Hanafi, HI
    Tiwari, S
    Khan, I
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (09) : 1553 - 1558
  • [6] Oxidation of silicon-germanium alloys .1. An experimental study
    Hellberg, PE
    Zhang, SL
    dHeurle, FM
    Petersson, CS
    [J]. JOURNAL OF APPLIED PHYSICS, 1997, 82 (11) : 5773 - 5778
  • [7] Horikawa T, 1997, ELECTRON COMM JPN 2, V80, P70, DOI 10.1002/(SICI)1520-6432(199705)80:5<70::AID-ECJB10>3.0.CO
  • [8] 2-3
  • [9] DRAM technology perspective for gigabit era
    Kim, K
    Hwang, CG
    Lee, JG
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (03) : 598 - 608
  • [10] Moazzami R., 1992, International Electron Devices Meeting 1992. Technical Digest (Cat. No.92CH3211-0), P139, DOI 10.1109/IEDM.1992.307327