State-of-the-art flash memory devices and post-flash emerging memories

被引:4
作者
Lu ChihYuan [1 ]
Lue HangTing [1 ]
Chen YiChou [1 ]
机构
[1] Macronix Int Co Ltd, Hsinchu 300, Taiwan
关键词
non-volatile memory; charge-trapping (CT) device; NOR Flash; NAND Flash; BE-SONOS; 3D NAND; VG NAND; FeRAM; MRAM; ReRAM; PERFORMANCE; TECHNOLOGY; LAYER;
D O I
10.1007/s11432-011-4221-z
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Although conventional Floating gate (FG) flash memory has recently gone into the 2X nm node, the technology challenges are formidable below 20 nm. Charge-trapping (CT) devices are promising to scale beyond 20 nm but below 10 nm both CT and FG devices hold too few electrons for robust MLC (multi-level cell, or more than one bit storage per cell) storage. However, due to the simpler structure and its more robust storage (not sensitive to tunnel oxide defects since charges are stored in deep trap levels), CT is much more desirable than FG in 3D stackable Flash memory. Optimistically, 3D CT Flash memory may allow the density increase to continue for at least another decade beyond the 1Xnm node. In this paper, we review the current status of FG devices, their scaling challenges, and the operation principles of CT devices and several variations such as MANOS and BE-SONOS. We will then discuss various 3D memory architectures, technology challenges and address the poly-silicon thin film transistor (TFT) issues. Devices that do not rely on charge storage are naturally not limited by the number of electrons, thus promise further scaling below 10 nm. Several of the most promising post-flash era devices, their operation principle and critical issues are reviewed. (One of them, phase change memory, will be covered in a separate article thus not included here.) Their potential applications and challenges for 3D stacking are critically examined.
引用
收藏
页码:1039 / 1060
页数:22
相关论文
共 69 条
[31]  
Katsumata R, 2009, 2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P136
[32]  
Kim J, 2009, 2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P186
[33]  
Kim W, 2009, 2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P188
[34]  
KITTEL C, 1996, INTRO SOLID STATE PH, P393
[35]  
Koo JM, 2005, INT EL DEVICES MEET, P351
[36]  
Kozicki MN, 2005, 2005 Non-Volatile Memory Technology Symposium, Proceedings, P83
[37]  
KUCHIBHATLA R, 2010, EE TIMES NEW AN 0322
[38]  
Lai E.-K., 2006, IEDM Tech. Dig, P41
[39]   Tungsten Oxide Resistive Memory Using Rapid Thermal Oxidation of Tungsten Plugs [J].
Lai, Erh-Kun ;
Chien, Wei-Chih ;
Chen, Yi-Chou ;
Hong, Tian-Jue ;
Lin, Yu-Yu ;
Chang, Kuo-Pin ;
Yao, Yeong-Der ;
Lin, Pang ;
Horng, Sheng-Fu ;
Gong, Jeng ;
Tsai, Shih-Chang ;
Lee, Ching-Hsiung ;
Hsieh, Sheng-Hui ;
Chen, Chun-Fu ;
Shih, Yen-Hao ;
Hsieh, Kuang-Yeu ;
Liu, Rich ;
Lu, Chih-Yuan .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04)
[40]  
Lai S.C., 2008, NVSMW, P101