Projecting lifetime of deep submicron MOSFETs

被引:23
作者
Li, EH
Rosenbaum, E
Tao, J
Fang, P
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] Adv Micro Devices Inc, Sunnyvale, CA 94088 USA
关键词
hot-carrier-induced degradation; worst case stress condition;
D O I
10.1109/16.915682
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A detailed examination of hot-carrier-induced degradation in MOSFETs from a 0.25-mum and a 0.1-mum technology is performed. Although the worst case stress condition depends on the stress voltage, channel length, and oxide thickness, I-b,I-peak is projected to be the worst case stress condition at the operating voltage for both nMOSFETs and pMOSFETs, Post-metallization anneal (PMA) in Deuterium can significantly improve the device lifetime if the primary degradation mechanism at the stress condition is interface trap generation due to interface depassivation by energetic electrons.
引用
收藏
页码:671 / 678
页数:8
相关论文
共 33 条
[1]  
Abramo A, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P301, DOI 10.1109/IEDM.1995.499201
[2]  
ALKOFAHI IS, 1999, P IEEE INT REL PHYS, P305
[3]  
AUR S, 1993, P IEEE INT REL PHYS, P183
[4]   Analytical study of the contribution of fast and slow oxide traps to the charge pumping current in MOS structures [J].
Bauza, D ;
Ghibaudo, G .
SOLID-STATE ELECTRONICS, 1996, 39 (04) :563-570
[5]   Explanation of stress-induced damage in thin oxides [J].
Bude, JD ;
Weir, BE ;
Silverman, PJ .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :179-182
[6]   Performance and reliability assessment of dual-gate CMOS devices with gate oxide grown on nitrogen implanted Si substrates [J].
Chen, YY ;
Liu, IM ;
Gardner, M ;
Fulford, J ;
Kwong, DL .
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, :639-642
[7]  
CHUNG J, 1989, P INT RELIABILITY PH, P92
[8]   Interfacial hardness enhancement in deuterium annealed 0.25 mu m channel metal oxide semiconductor transistors [J].
Devine, RAB ;
Autran, JL ;
Warren, WL ;
Vanheusdan, KL ;
Rostaing, JC .
APPLIED PHYSICS LETTERS, 1997, 70 (22) :2999-3001
[9]   INTERFACE STATE CREATION AND CHARGE TRAPPING IN THE MEDIUM-TO-HIGH GATE VOLTAGE RANGE (VD/2-GREATER-THAN-OR-EQUAL-TO-VG-GREATER-THAN-OR-EQUAL-TO-VD) DURING HOT-CARRIER STRESSING OF N-MOS TRANSISTORS [J].
DOYLE, B ;
BOURCERIE, M ;
MARCHETAUX, JC ;
BOUDOU, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (03) :744-754
[10]   A LIFETIME PREDICTION METHOD FOR HOT-CARRIER DEGRADATION IN SURFACE-CHANNEL P-MOS DEVICES [J].
DOYLE, BS ;
MISTRY, KR .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (05) :1301-1307