A fully integrated low-noise 1-GHz frequency synthesizer design for mobile communication application

被引:16
作者
Lee, SJ [1 ]
Kim, B [1 ]
Lee, K [1 ]
机构
[1] KOREA ADV INST SCI & TECHNOL,DEPT ELECT ENGN,TAEJON 305701,SOUTH KOREA
关键词
frequency synthesizer; phase-locked loop; prescaler; voltage controlled oscillator;
D O I
10.1109/4.568848
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a fully monolithic phase-locked loop (PLL) frequency synthesizer circuit implemented in a standard 0.8-mu m CMOS technology, To be immune to noise, all the circuits in the synthesizer use differential schemes with the digital parts designed by static logic, The experimental voltage controlled oscillator (VCO) has a center frequency of 800 MHz and a tuning range of +/-25%. The measured frequency synthesizer performance has a frequency range from 700 kHz to 1 GHz with -80 dBc/Hz phase noise at a 100 KHz carrier offset. With an active area of 0.34 mm(2), the test chip consumes 125 mW at maximum frequency from a 5 V supply, The only external components are the supply decoupling capacitors and a passive filter.
引用
收藏
页码:760 / 765
页数:6
相关论文
共 9 条
[1]  
BITTING RF, 1993, CICC
[2]   A 30-MHZ HYBRID ANALOG DIGITAL CLOCK RECOVERY CIRCUIT IN 2-MU-M CMOS [J].
KIM, B ;
HELMAN, DN ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1385-1394
[3]  
LAM K, 1993, CICC
[4]  
LEE SJ, 1996, S VLSI CIRC JUN, P56
[5]   CELL-BASED FULLY INTEGRATED CMOS FREQUENCY-SYNTHESIZERS [J].
MIJUSKOVIC, D ;
BAYER, M ;
CHOMICZ, T ;
GARG, N ;
JAMES, F ;
MCENTARFER, P ;
PORTER, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (03) :271-279
[6]  
ROFOUGARAN A, 1996, IEEE INT SOL STAT CI, P392
[7]  
SOYUER M, 1994, S VLSI CIRC, P127
[8]  
THAMSIRIANUNT M, 1994, CICC
[9]   HIGH-SPEED CMOS CIRCUIT TECHNIQUE [J].
YUAN, J ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) :62-70