A burst-mode word-serial address-event Link-III: Analysis and test results

被引:20
作者
Boahen, KA [1 ]
机构
[1] Univ Penn, Dept Bioengn, Philadelphia, PA 19104 USA
基金
美国国家科学基金会;
关键词
asynchronous logic synthesis; event-driven communication; fair arbiter design; neuromorphic systems; parallel readout; pixel-level quantization;
D O I
10.1109/TCSI.2004.830701
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present results for a scalable multiple-access inter-chip link that communicates binary activity between two-dimensional arrays fabricated in deep submicrometer CMOS. Capacity scales with integration density because an entire row Is read and written in parallel. Row activity is encoded in a burst: The row address followed by a column address for each active cell. We predict the distribution of burst lengths when transmission is initiated by active cells and access is arbitered using a two-level queuing model. Agreement with the experiment is excellent for loads over 50% but not for lighter loads, where our assumption that service time is exponentially distributed breaks down. We also quantify the throughput-latency tradeoff. The price of an n-fold increase in throughput is an n per N-col timing error in a cell's inter-event interval, where N-col is the number of cells per row. Links implemented in 0.6, 0.4, and 0.25 mum are compared; the highest burst-rate achieved was 27.8 M events/s.
引用
收藏
页码:1292 / 1300
页数:9
相关论文
共 25 条
[11]  
FOWLER B, 1994, ISSCC DIG TECH PAP I, V37, P226, DOI 10.1109/ISSCC.1994.344659
[12]  
Kleinrock Leonard., 1976, QUEUEING SYSTEMS VOL, V66
[13]  
Kramer J, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, P165
[14]   SILICON AUDITORY PROCESSORS AS COMPUTER PERIPHERALS [J].
LAZZARO, J ;
WAWRZYNEK, J ;
MAHOWALD, M ;
SIVILOTTI, M ;
GILLESPIE, D .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 1993, 4 (03) :523-528
[15]  
MAHOWALD M, 1994, ANALOG VLSI STEREOSC
[16]   A low-power low-noise ultrawide-dynamic-range CMOS imager with pixel-parallel A/D conversion [J].
McIlrath, LG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) :846-853
[17]  
Mead C, 1980, INTRO VLSI SYSTEMS
[18]  
Mead C. A., 1991, Analog Integrated Circuits and Signal Processing, V1, P93, DOI 10.1007/BF00161303
[19]  
MEROLLA P, 2003, ADV NEURAL INFORMATI, V15
[20]   A COMMUNICATION SCHEME FOR ANALOG VLSI PERCEPTIVE SYSTEMS [J].
MORTARA, A ;
VITTOZ, EA ;
VENIER, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (06) :660-669