Fully-depleted SOICMOS technology for low-voltage low-power mixed digital/analog/microwave circuits

被引:43
作者
Flandre, D
Colinge, JP
Chen, J
De Ceuster, D
Eggermont, JP
Ferreira, L
Gentinne, B
Jespers, PGA
Viviani, A
Gillon, R
Raskin, JP
Vander Vorst, A
Vanhoenacker-Janvier, D
Silveira, F
机构
[1] Catholic Univ Louvain, Microelect Lab, B-1348 Louvain, Belgium
[2] Catholic Univ Louvain, Microwaves Lab, B-1348 Louvain, Belgium
[3] Univ Republica, Inst Ingn Elect, Montevideo, Uruguay
关键词
SOI Technology; CMOS circuits; LVLP mixed-mode; RF components;
D O I
10.1023/A:1008321919587
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper demonstrates that fully-depleted (FD) silicon-on-insulator (SOI) technology offers unique opportunities in the field of low-voltage, low-power CMOS circuits. Beside the well-known reduction of parasitic capacitances due to dielectric isolation, FD SOI MOSFETs indeed exhibit near-ideal body factor, subthreshold slope and current drive. These assets are both theoretically and experimentally investigated. Original circuit studies then show how a basic FD SOI CMOS process allows for the mixed fabrication and operation under low supply voltage of analog, digital and microwave components with properties significantly superior to those obtained on bulk CMOS. Experimental circuit realizations support the analysis.
引用
收藏
页码:213 / 228
页数:16
相关论文
共 32 条
  • [1] Agarwal A. K., 1991, International Electron Devices Meeting 1991. Technical Digest (Cat. No.91CH3075-9), P687, DOI 10.1109/IEDM.1991.235329
  • [2] MICROWAVE PERFORMANCE OF SOI N-MOSFETS AND COPLANAR WAVE-GUIDES
    CAVIGLIA, AL
    POTTER, RC
    WEST, LJ
    [J]. IEEE ELECTRON DEVICE LETTERS, 1991, 12 (01) : 26 - 27
  • [3] Colinge J.-P., 1989, International Electron Devices Meeting 1989. Technical Digest (Cat. No.89CH2637-7), P817, DOI 10.1109/IEDM.1989.74178
  • [4] Colinge J.-P., 1991, Silicon-on-insulator technology: materials to VLSI
  • [5] COLINGE JP, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P817, DOI 10.1109/IEDM.1994.383299
  • [6] COLINGE JP, 1995, IEEE INT SOL STAT CI, P194
  • [7] A NEW METHOD FOR ON WAFER NOISE MEASUREMENT
    DAMBRINE, G
    HAPPY, H
    DANNEVILLE, F
    CAPPY, A
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1993, 41 (03) : 375 - 381
  • [8] AN ANALYTICAL MOS-TRANSISTOR MODEL VALID IN ALL REGIONS OF OPERATION AND DEDICATED TO LOW-VOLTAGE AND LOW-CURRENT APPLICATIONS
    ENZ, CC
    KRUMMENACHER, F
    VITTOZ, EA
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1995, 8 (01) : 83 - 114
  • [9] COMPARISON OF SOI VERSUS BULK PERFORMANCE OF CMOS MICROPOWER SINGLE-STAGE OTAS
    FLANDRE, D
    EGGERMONT, JP
    DECEUSTER, D
    JESPERS, P
    [J]. ELECTRONICS LETTERS, 1994, 30 (23) : 1933 - 1934
  • [10] Modelling and application of fully depleted SOI MOSFETs for low voltage, low power analogue CMOS circuits
    Flandre, D
    Ferreira, LF
    Jespers, PGA
    Colinge, JP
    [J]. SOLID-STATE ELECTRONICS, 1996, 39 (04) : 455 - 460