Measurements and analyses of substrate noise waveform in mixed-signal IC environment

被引:62
作者
Nagata, M [1 ]
Nagai, J [1 ]
Morie, T [1 ]
Iwata, A [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
mixed analog-digital integrated circuits; substrate coupling; substrate Noise measurements; signal integrity;
D O I
10.1109/43.848088
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A transition-controllable noise source is developed in a 0.4-mu m P-substrate N-well CMOS technology. This noise source can generate substrate noises with controlled transitions in size, interstage delay and direction for experimental studies on substrate noise properties in a mixed-signal integrated circuit environment. Substrate noise measurements of 100 ps, 100-mu V resolution are performed by indirect sensing that uses the threshold voltage shift in a latch comparator and by direct probing that uses a PMOS source follower. Measured waveforms indicate that peaks reflecting logic transition frequencies have a time constant that is more than ten times larger than the switching time. Analyses with equivalent circuits confirm that charge transfer between the entire parasitic capacitance in digital circuits and an external supply through parasitic impedance to supply/return paths dominates the process, and the resultant return bounce appears as the substrate noise.
引用
收藏
页码:671 / 678
页数:8
相关论文
共 13 条
[11]   Verification techniques for substrate coupling and their application to mixed-signal IC design [J].
Verghese, NK ;
Allstot, DJ ;
Wolfe, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :354-365
[12]  
VERGHESE NK, 1995, SIMULATION TECHNIQUE
[13]   INTEGRATED-CIRCUIT SUBSTRATE COUPLING MODELS BASED ON VORONOI TESSELLATION [J].
WEMPLE, IL ;
YANG, AT .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (12) :1459-1469