Silicon CMOS devices beyond scaling

被引:304
作者
Haensch, W.
Nowak, E. J.
Dennard, R. H.
Solomon, P. M.
Bryant, A.
Dokumaci, O. H.
Kumar, A.
Wang, X.
Johnson, J. B.
Fischetti, M. V.
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Syst & Technol Grp, Essex Jct, VT 05452 USA
[3] IBM Corp, Syst & Technol Grp, Fishkill, NY 12533 USA
[4] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1147/rd.504.0339
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To a large extent, scaling was not seriously challenged in the past. However, a closer look reveals that early signs of scaling limits were seen in high-performance devices in recent technology nodes. To obtain the projected performance gain of 30% per generation, device designers have been forced to relax the device subthreshold leakage continuously from one to several nA/mu m for the 250-nm node to hundreds of nA/mu m for the 65-nm node. Consequently, passive power density is now a significant portion of the power budget of a high-speed microprocessor. In this paper we discuss device and material options to improve device performance when conventional scaling is power-constrained. These options can be separated into three categories: improved short-channel behavior, improved current drive, and improved switching behavior. In the first category fall advanced dielectrics and multi-gate devices. The second category comprises mobility-enhancing measures through stress and substrate material alternatives. The third category focuses mainly on scaling of SOI body thickness to reduce capacitance. We do not provide details of the fabrication of these different device options or the manufacturing challenges that must be met. Rather, we discuss the fundamental scaling issues related to the various device options. We conclude with a brief discussion of the ultimate FET close to the fundamental silicon device limit.
引用
收藏
页码:339 / 361
页数:23
相关论文
共 66 条
[51]   Universal tunneling behavior in technologically relevant P/N junction diodes [J].
Solomon, PM ;
Jopling, J ;
Frank, DJ ;
D'Emic, C ;
Dokumaci, O ;
Ronsheim, P ;
Haensch, WE .
JOURNAL OF APPLIED PHYSICS, 2004, 95 (10) :5800-5812
[52]   Reliability projection for ultra-thin oxides at low voltage [J].
Stathis, JH ;
DiMaria, DJ .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :167-170
[53]  
Sunouchi K., 1989, International Electron Devices Meeting 1989. Technical Digest (Cat. No.89CH2637-7), P23, DOI 10.1109/IEDM.1989.74220
[54]   SCALING THEORY FOR DOUBLE-GATE SOI MOSFETS [J].
SUZUKI, K ;
TANAKA, T ;
TOSAKA, Y ;
HORIE, H ;
ARIMOTO, Y .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (12) :2326-2329
[55]   CMOS scaling into the nanometer regime [J].
Taur, Y ;
Buchanan, DA ;
Chen, W ;
Frank, DJ ;
Ismail, KE ;
Lo, SH ;
SaiHalasz, GA ;
Viswanathan, RG ;
Wann, HJC ;
Wind, SJ ;
Wong, HS .
PROCEEDINGS OF THE IEEE, 1997, 85 (04) :486-504
[56]  
Thompson S, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P61, DOI 10.1109/IEDM.2002.1175779
[57]  
Uchida K, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P47, DOI 10.1109/IEDM.2002.1175776
[58]   Quantum mechanical analysis of channel access geometry and series resistance in nanoscale transistors [J].
Venugopal, R ;
Goasguen, S ;
Datta, S ;
Lundstrom, MS .
JOURNAL OF APPLIED PHYSICS, 2004, 95 (01) :292-305
[59]  
WALLMARK JT, 1975, I PHYS C SER, V25, P133
[60]   A general approach for the performance assessment of nanoscale silicon FETs [J].
Wang, J ;
Solomon, PM ;
Lundstrom, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (09) :1366-1370