Substrate noise generation in complex digital systems: Efficient modeling and simulation methodology and experimental verification

被引:51
作者
van Heijningen, M [1 ]
Badaroglu, M
Donnay, S
Gielen, GGE
De Man, HJ
机构
[1] TNO, Phys & Elect Lab, NL-2597 AK The Hague, Netherlands
[2] IMEC, DESICS, B-3001 Louvain, Belgium
[3] Katholieke Univ Leuven, ESAT, MICAS, Dept Elektrotech, B-3001 Heverlee, Belgium
关键词
crosstalk; integrated circuit modeling; interference; mixed analog-digital integrated circuits; substrate noise;
D O I
10.1109/JSSC.2002.800927
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
More and more system-on-chip designs require the integration of analog circuits on large digital chips and will therefore suffer from substrate noise coupling. To investigate the impact of substrate noise on analog circuits, information is needed about digital,substrate noise generation. In this paper, a recently proposed simulation methodology to estimate the time-domain waveform of the substrate noise is applied to an 86-Kgate CMOS ASIC on a low-ohmic epi-type substrate. These simulation results have been compared with substrate noise measurements on this ASIC and the difference between the simulated and measured substrate noise rms voltage is less than 10%. The simulated time domain waveform and frequency spectrum of the substrate noise correspond well with the measurements, indicating the validity of this simulation methodology. Both measurements and simulations have been used to analyze the substrate noise generation in more detail. It has been found that direct noise coupling from the on-chip power supply to the substrate dominates the substrate noise generation and that more than 80% of the substrate noise is generated by simultaneous switching of the core cells. By varying the parameters of the simulation model, it has been concluded that a flip-chip packaging technique can reduce the substrate noise rms voltage by two orders of magnitude when compared to traditional wirebonding.
引用
收藏
页码:1065 / 1072
页数:8
相关论文
共 15 条
[1]   Principles of substrate crosstalk generation in CMOS circuits [J].
Briaire, J ;
Krisch, KS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (06) :645-653
[2]   Modeling digital substrate noise injection in mixed-signal IC's [J].
Charbon, E ;
Miliozzi, P ;
Carloni, LP ;
Ferrari, A ;
Sangiovanni-Vincentelli, A .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (03) :301-310
[3]  
EYNDE FO, 2001, IEEE INT SOL STAT CI, P196
[4]   RF and mechanical characterization of flip-chip interconnects in CPW circuits with underfill [J].
Feng, ZP ;
Zhang, WG ;
Su, BZ ;
Gupta, KC ;
Lee, YC .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1998, 46 (12) :2269-2275
[5]   Resonance and damping in CMOS circuits with on-chip decoupling capacitance [J].
Larsson, P .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1998, 45 (08) :849-858
[6]  
Light D, 1998, MICROWAVE J, V41, P280
[7]  
MITRA S, 1995, PROCEEDINGS OF THE IEEE 1995 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P129, DOI 10.1109/CICC.1995.518151
[8]   Physical design guides for substrate noise reduction in CMOS digital circuits [J].
Nagata, M ;
Nagai, J ;
Hijikata, K ;
Morie, T ;
Iwata, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :539-549
[9]   High-performance flexible all-digital quadrature up and down converter chip [J].
Pasko, R ;
Rijnders, L ;
Schaumont, P ;
Vernalde, S ;
Duracková, D .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :43-46
[10]   A scalable substrate noise coupling model for design of mixed-signal IC's [J].
Samavedam, A ;
Sadate, A ;
Mayaram, K ;
Fiez, TS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) :895-904