Challenges and future directions for the scaling of dynamic random-access memory (DRAM)

被引:165
作者
Mandelman, JA
Dennard, RH
Bronner, GB
DeBrosse, JK
Divakaruni, R
Li, Y
Radens, CJ
机构
[1] IBM Corp, Microelect Div, E Fishkill Facil, Hopewell Jct, NY 12533 USA
[2] IBM Corp, Div Res, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[3] IBM Corp, Microelect Div, Burlington Facil, Essex Jct, VT 05452 USA
关键词
D O I
10.1147/rd.462.0187
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Significant challenges face DRAM scaling toward and beyond the 0.10-mum generation. Scaling techniques used in earlier generations for the array-access transistor and the storage capacitor are encountering limitations which necessitate major innovation in electrical operating mode, structure, and processing. Although a variety of options exist for advancing the technology, such as low-voltage operation, vertical MOSFETs, and novel capacitor structures, uncertainties exist about which way to proceed. This paper discusses the interrelationships among the DRAM scaling requirements and their possible solutions. The emphasis is on trench-capacitor DRAM technology.
引用
收藏
页码:187 / 212
页数:26
相关论文
共 55 条
[1]   THE EVOLUTION OF IBM CMOS DRAM TECHNOLOGY [J].
ADLER, E ;
DEBROSSE, JK ;
GEISSLER, SF ;
HOLMES, SJ ;
JAFFE, MD ;
JOHNSON, JB ;
KOBURGER, CW ;
LASKY, JB ;
LLOYD, B ;
MILES, GL ;
NAKOS, JS ;
NOBLE, WP ;
VOLDMAN, SH ;
ARMACOST, M ;
FERGUSON, R .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (1-2) :167-188
[2]  
Bronner G, 1995, 1995 SYMPOSIUM ON VLSI TECHNOLOGY, P15, DOI 10.1109/VLSIT.1995.520837
[3]  
BRONNER G, 2000, Patent No. 6037194
[4]  
BUTURLA E, 1989, NASCODE, V6, P291
[5]  
CHAN TY, 1987, IEDM, P719
[6]   Trade-offs in the integration of high performance devices with trench capacitor DRAM [J].
Crowder, S ;
Stiffler, S ;
Parries, P ;
Bronner, G ;
Nesbit, L ;
Wille, W ;
Powell, M ;
Ray, A ;
Chen, B ;
Davari, B .
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, :45-48
[7]   Integration of trench DRAM into a high-performance 0.18 μm logic technology with copper BEOL [J].
Crowder, S ;
Hannon, R ;
Ho, H ;
Sinitsky, D ;
Wu, S ;
Winstel, K ;
Khan, B ;
Stiffler, SR ;
Iyer, SS .
INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, :1017-1020
[8]  
DAVARI B, 1989, IEDM, P861
[9]  
Dennard RH, 1997, ELEC SOC S, V1997, P519
[10]   DESIGN OF ION-IMPLANTED MOSFETS WITH VERY SMALL PHYSICAL DIMENSIONS [J].
DENNARD, RH ;
GAENSSLEN, FH ;
YU, HN ;
RIDEOUT, VL ;
BASSOUS, E ;
LEBLANC, AR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) :256-268