Fabrication of Si nanostructures for single electron device applications by anisotropic etching

被引:17
作者
Hiramoto, T [1 ]
Ishikuro, H [1 ]
Saito, K [1 ]
Fujii, T [1 ]
Saraya, T [1 ]
Hashiguchi, G [1 ]
Ikoma, T [1 ]
机构
[1] TEXAS INSTRUMENTS TSUKUBA R&D CTR,TSUKUBA,IBARAKI 305,JAPAN
来源
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS | 1996年 / 35卷 / 12B期
关键词
Si nanostructures; single electron devices; anisotropic etching; VLSI; MOSFET;
D O I
10.1143/JJAP.35.6664
中图分类号
O59 [应用物理学];
学科分类号
摘要
Si nanostructures for single electron device applications are successfully fabricated using a newly developed anisotropic etching technique. The minimum size of the Si nanostructures is about 10 nm, which is mush smaller than the lithography limit. The novel process involves two anisotropic etching steps and one selective oxidation step. and is fully compatible with very large scale integration (VLSI) processes. Scanning electron microscopy (SEM) and atomic force microscopy (AFM) observations indicate that the fabricated nanostructures are very uniform and atomically controlled. This process is promising for the future integration of single electron devices into VLSI chips.
引用
收藏
页码:6664 / 6667
页数:4
相关论文
共 6 条
[1]   FABRICATION OF SILICON QUANTUM WIRES USING SEPARATION BY IMPLANTED OXYGEN WAFER [J].
HASHIGUCHI, G ;
MIMURA, H .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1994, 33 (12A) :L1649-L1650
[2]  
HIRAMOTO T, IN PRESS PHYSICA B
[3]   Coulomb blockade oscillations at room temperature in a Si quantum wire metal-oxide-semiconductor field-effect transistor fabricated by anisotropic etching on a silicon-on-insulator substrate [J].
Ishikuro, H ;
Fujii, T ;
Saraya, T ;
Hashiguchi, G ;
Hiramoto, T ;
Ikoma, T .
APPLIED PHYSICS LETTERS, 1996, 68 (25) :3585-3587
[4]   FABRICATION OF THIN SILICON WIRES BY ANISOTROPIC WET ETCHING OF SOI STRUCTURES [J].
ITOH, K ;
IWAMEJI, K ;
SASAKI, Y .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1991, 30 (9A) :L1605-L1607
[5]  
MORIMOTO K, 1993, 1993 INT C SOL STAT, P344
[6]   FABRICATION OF MOS NANOSTRUCTURE BY EMPLOYING ELECTRON-BEAM LITHOGRAPHY AND ANISOTROPIC WET ETCHING OF SILICON [J].
SHIMIZU, K ;
ODA, S .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1991, 30 (3A) :L415-L417