Leakage aware dynamic voltage scaling for real-time embedded systems

被引:251
作者
Jejurikar, R [1 ]
Pereira, C [1 ]
Gupta, R [1 ]
机构
[1] Univ Calif Irvine, Ctr Embedded Comp Syst, Irvine, CA 92697 USA
来源
41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004 | 2004年
关键词
leakage power; critical speed; low power scheduling; real-time systems; EDF scheduling; procrastication;
D O I
10.1145/996566.996650
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A five-fold increase in leakage current is predicted with each technology generation. While Dynamic Voltage Scaling (DVS) is known to reduce dynamic power consumption, it also causes increased leakage energy drain by lengthening the interval over which a computation is carried out. Therefore, for minimization of the total energy, one needs to determine an operating point, called the critical speed. We compute processor slowdown factors based on the critical speed for energy minimization. Procrastination scheduling attempts to maximize the duration of idle intervals by keeping the processor in a sleep/shutdown state even if there are pending tasks, within the constraints imposed by performance requirements. Our simulation experiments show that the critical speed slowdown results in up to 5% energy gains over a leakage oblivious dynamic voltage scaling. Procrastination scheduling scheme extends the sleep intervals to up to 5 times, resulting in up to an additional 18% energy gains, while meeting all timing requirements.
引用
收藏
页码:275 / 280
页数:6
相关论文
共 26 条
[11]  
JEJURIKAR R, 2003, 0335 CECS
[12]   Models and algorithms for bounds on leakage in CMOS circuits [J].
Johnson, MC ;
Somasekhar, D ;
Roy, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) :714-725
[13]  
KRISHNA CM, 2000, P REAL TIM TECHN APP
[14]  
Lee HG, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P420
[15]  
LEE Y, 2003, ECUROMICRO C REAL TI
[16]  
Liu JaneW.S., 2000, Real-Time Systems, V1st
[17]  
LOCKE CD, 1991, P IEEE REAL TIM SYST
[18]  
Martin S., 2002, P INT C COMP AID DES
[19]   1-V POWER-SUPPLY HIGH-SPEED DIGITAL CIRCUIT TECHNOLOGY WITH MULTITHRESHOLD-VOLTAGE CMOS [J].
MUTOH, S ;
DOUSEKI, T ;
MATSUYA, Y ;
AOKI, T ;
SHIGEMATSU, S ;
YAMADA, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) :847-854
[20]  
NEAU C, 2003, P INT S LOW POW EL D