Soft breakdown conduction in ultrathin (3-5 nm) gate dielectrics

被引:88
作者
Miranda, E [1 ]
Suñé, J
Rodríguez, R
Nafría, M
Aymerich, X
Fonseca, L
Campabadal, F
机构
[1] Univ Autonoma Barcelona, Dept Elect Engn, Bellaterra 08193, Spain
[2] CSIC, Ctr Nacl Microelect, Bellaterra 08193, Spain
关键词
charge injection; dielectric breakdown; leakage currents; MOS devices;
D O I
10.1109/16.817571
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Prior to any attempt to model a charge transport mechanism, a precise knowledge of the parameters on which the current depends is essential. In this work, the soft breakdown (SBD) failure mode of ultrathin (3-5 nm) SiO2 layers in polysilicon-oxide-semiconductor structures is investigated. This conduction regime is characterized by a large leakage current and by multilevel current fluctuations, both at low applied voltages, In order to obtain a general picture of SBD, room-temperature current-voltage (I-V) measurements have been performed on samples with different gate areas, oxide thicknesses, and substrate types. An astounding matching between some of these I-V characteristics has been found. The obtained results and the comparison with the final breakdown regime suggest that the current now through a SBD spot is largely influenced by its atomic-scale dimensions as occurs in a point contact configuration. Experimental data are also presented which demonstrate that specific current fluctuations can be ascribed to a blocking behavior of unstable SBD conduction channels.
引用
收藏
页码:82 / 89
页数:8
相关论文
共 38 条