Ultralow-voltage, minimum-energy CMOS

被引:140
作者
Hanson, S. [1 ]
Zhai, B.
Bernstein, K.
Blaauw, D.
Bryant, A.
Chang, L.
Das, K. K.
Haensch, W.
Nowak, E. J.
Sylvester, D. M.
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
[2] IBM Corp, Thomas J Watson Res Ctr, Div Res, Yorktown Hts, NY 10598 USA
[3] IBM Corp, Syst & Technol Grp, Essex Jct, VT 05452 USA
关键词
D O I
10.1147/rd.504.0469
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficiency has become a ubiquitous design requirement for digital circuits. Aggressive supply-voltage scaling has emerged as the most effective way to reduce energy use. In this work, we review circuit behavior at low voltages, specifically in the subthreshold (V-dd < V-th) regime, and suggest new strategies for energy-efficient design. We begin with a study at the device level, and we show that extreme sensitivity to the supply and threshold voltages complicates subthreshold design. The effects of this sensitivity can be minimized through simple device modifications and new device geometries. At the circuit level, we review the energy characteristics of subthreshold logic and SRAM circuits, and demonstrate that energy efficiency relies on the balance between dynamic and leakage energies, with process variability playing a key role in both energy efficiency and robustness. We continue the study of energy-efficient design by broadening our scope to the architectural level. We discuss the energy benefits of techniques such as multiple-threshold CMOS (MTCMOS) and adaptive body biasing (ABB), and we also consider the performance benefits of multiprocessor design at ultralow supply voltages.
引用
收藏
页码:469 / 490
页数:22
相关论文
共 33 条
[1]   High-performance CMOS variability in the 65-nm regime and beyond [J].
Bernstein, K. ;
Frank, D. J. ;
Gattiker, A. E. ;
Haensch, W. ;
Ji, B. L. ;
Nassif, S. R. ;
Nowak, E. J. ;
Pearson, D. J. ;
Rohrer, N. J. .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) :433-449
[2]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[3]  
BRYANT A, 2001, P DEV RES C, P22
[4]   Design issues for dynamic voltage scaling [J].
Burd, TD ;
Brodersen, RW .
ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, :9-14
[5]  
Burr J. B., 1995, 1995 IEEE Symposium on Low Power Electronics. Digest of Technical Papers (Cat. No.95TH8138), P82, DOI 10.1109/LPE.1995.482473
[6]   Characterizing and modeling minimum energy operation for subthreshold circuits [J].
Calhoun, BH ;
Chandrakasan, A .
ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, :90-95
[7]  
Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
[8]  
Chen CM, 2003, J COSMOL ASTROPART P
[9]  
Gary S., 1994, P COMPCON 94, P307
[10]   Energy dissipation in general purpose microprocessors [J].
Gonzalez, R ;
Horowitz, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (09) :1277-1284