Elimination of chuck-related parasitics in MOSFET gate capacitance measurements

被引:7
作者
Kraus, PA [1 ]
Ahmed, KZ
Williamson, JS
机构
[1] Appl Mat Inc, Front End Prod Grp, Santa Clara, CA 95054 USA
[2] White Eagle Consulting, Menlo Pk, CA 94025 USA
关键词
gate capacitance; MOSFET; Si devices;
D O I
10.1109/TED.2004.832705
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report the observation of frequency dispersion in the measured gate capacitance of nMOS transistors with a 2.2-nm SiO2 gate dielectric, and a practical arrangement for eliminating this dispersion from the measurement. The anomalous dispersion is due to a parasitic reactive path to ground through the wafer chuck of the measurement apparatus. A circuit model for the device and apparatus results in an adequate description of the dispersion. Consistent with this model, we demonstrate the elimination of the dispersion by removing the parasitic path to ground through making appropriate connections from the capacitance meter to the chuck. The improved measurement arrangement results in less than 0.1 % dispersion in the measured accumulation capacitance from 10 kHz to 1 MHz.
引用
收藏
页码:1350 / 1352
页数:3
相关论文
共 13 条
[1]   Impact of tunnel currents and channel resistance on the characterization of channel inversion layer charge and polysilicon-gate depletion of sub-20-Å gate oxide MOSFET's [J].
Ahmed, K ;
Ibok, E ;
Yeap, GCF ;
Xiang, Q ;
Ogle, B ;
Wortman, JJ ;
Hauser, JR .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (08) :1650-1655
[2]  
[Anonymous], 2000, AGILENT TECHNOLOGIES
[3]  
CHABRAYA K, COMMUNICATION
[4]   Estimating oxide thickness of tunnel oxides down to 1.4 nm using conventional capacitance-voltage measurements on MOS capacitors [J].
Henson, WK ;
Ahmed, KZ ;
Vogel, EM ;
Hauser, JR ;
Wortman, JJ ;
Venables, RD ;
Xu, M ;
Venables, D .
IEEE ELECTRON DEVICE LETTERS, 1999, 20 (04) :179-181
[5]   SERIES RESISTANCE IN A MOS CAPACITOR WITH A THIN GATE OXIDE [J].
INIEWSKI, K ;
BALASINSKI, A ;
MAJKUSIAK, B ;
BECK, RB ;
JAKUBOWSKI, A .
SOLID-STATE ELECTRONICS, 1989, 32 (02) :137-140
[6]   Quantum-mechanical modeling of electron tunneling current from the inversion layer of ultra-thin-oxide nMOSFET's [J].
Lo, SH ;
Buchanan, DA ;
Taur, Y ;
Wang, W .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (05) :209-211
[7]   Extraction of the capacitance of a metal oxide semiconductor tunnel diode (MOSTD) biased in accumulation [J].
Matsumura, M ;
Hirose, Y .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1999, 38 (8A) :L845-L847
[8]  
NARA A, 2001, P IEEE INT C MICR TE, V14, P53
[9]   SI-SIO2 INTERFACE - ELECTRICAL PROPERTIES AS DETERMINED BY METAL-INSULATOR-SILICON CONDUCTANCE TECHNIQUE [J].
NICOLLIA.EH ;
GOETZBER.A .
BELL SYSTEM TECHNICAL JOURNAL, 1967, 46 (06) :1055-+
[10]  
OKAWA Y, 2003 P INT C MICR TE, P197