A simple efficient model of parasitic capacitances of deep-submicron LDD MOSFETs

被引:43
作者
Prégaldiny, F [1 ]
Lallement, C [1 ]
Mathiot, D [1 ]
机构
[1] ERM PHASE, F-67400 Illkirch Graffenstaden, France
关键词
deep-submicron MOSFET; extrinsic capacitance; overlap; compact modeling;
D O I
10.1016/S0038-1101(02)00248-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Estimation of parasitic capacitances in a MOSFET device is very important, notably in mixed circuit simulation. For deep-submicron LDD MOSFETs, the extrinsic capacitance (overlap plus fringing capacitances) is a growing fraction of the total gate capacitance. A correct estimation of the extrinsic capacitance requires an accurate modeling of each of its constituents. However the major existing models do not correctly predict the overlap capacitance and the inner fringing capacitance (which is often ignored). In this paper a new approach to model the overlap C-ov and fringing C-if + C-of capacitances in the zero-current regime is presented. The bias dependence of the extrinsic capacitance is investigated and a detailed study of the influence of the LDD doping dose is also undertaken. Then, an efficient, simple and continuous model describing the evolution of overlap and fringing capacitances in all operating regimes of a n-channel LDD MOSFET is developed. Finally this model is incorporated in an existing compact-model for circuit simulation. It is shown that this new model leads to excellent results in comparison with full 2D numerical device simulation. (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:2191 / 2198
页数:8
相关论文
共 20 条
[11]  
Rios R, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P937, DOI 10.1109/IEDM.1995.499370
[12]   Improved analytical modeling of polysilicon depletion in MOSFETs for circuit simulation [J].
Sallese, JM ;
Bucher, M ;
Lallement, C .
SOLID-STATE ELECTRONICS, 2000, 44 (06) :905-912
[13]  
Schuler F., 1998, ESSDERC'98. Proceedings of the 28th European Solid-State Device Research Conference, P108
[14]  
*SEM IND ASS, 1999, INT ROADM SEM
[15]   A SIMPLE-MODEL FOR THE OVERLAP CAPACITANCE OF A VLSI MOS DEVICE [J].
SHRIVASTAVA, R ;
FITZPATRICK, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (12) :1870-1875
[16]  
Smedes T., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P197, DOI 10.1109/IEDM.1990.237194
[17]   Parasitic capacitance of submicrometer MOSFET's [J].
Suzuki, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (09) :1895-1900
[18]   Verification of overlap and fringing capacitance models for MOSFETs [J].
Wakita, N ;
Shigyo, N .
SOLID-STATE ELECTRONICS, 2000, 44 (06) :1105-1109
[19]  
BSIM 4 20 MANUAL, pCH7
[20]  
2001, MM9