Methodologies and tools for pipelined on-chip interconnect

被引:25
作者
Scheffer, L [1 ]
机构
[1] Cadence, San Jose, CA 95143 USA
来源
ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ICCD.2002.1106763
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As processes shrink, gate delay improves much faster than the delay in long wires. Therefore, the long wires increasingly determine the maximum clock rate, and hence performance, of more and more chips. One solution to this problem is to pipeline the global interconnect, enabling the whole chip to run at the speed of local operations. While known to work well, this optimization is seldom used because of practical difficulties - it is hard to change the RTL, test vectors become invalid, and it's hard to prove correctness of any changes. Here we look at some ways these difficulties could be overcome.
引用
收藏
页码:152 / 157
页数:6
相关论文
共 18 条
[1]  
Abts D., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P163, DOI 10.1109/DAC.1999.781303
[2]  
Carloni L. P., 1999, P INT C COMP AID VER
[3]  
CARLONI LP, 1999, P ICCAD SAN JOS CA N
[4]  
Carloni Luca, 2001, IEEE T COMPUTER AIDE, V20
[5]   Closing the gap between ASIC and custom: An ASIC perspective [J].
Chinnery, DG ;
Keutzer, K .
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, :637-642
[6]  
Clouard A., 2002, P DES AUT TEST EUR C
[7]  
DRUCKER L, 2002, EEDESIGN 0322
[8]  
Kudlugi M, 2001, DES AUT CON, P623, DOI 10.1109/DAC.2001.935583
[9]  
Levitt J, 1997, 1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, P162, DOI 10.1109/ICCAD.1997.643402
[10]   Flip-flop and repeater insertion for early interconnect planning [J].
Lu, RB ;
Zhong, G ;
Koh, CK ;
Chao, KY .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, :690-695