Reliability and integration of ultra-thin gate dielectrics for advanced CMOS

被引:76
作者
Buchanan, DA
Lo, SH
机构
[1] IBM Research Division, T.J. Watson Research Center, Yorktown Heights, NY 10598
关键词
D O I
10.1016/S0167-9317(97)00007-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid scaling of CMOS technology over the last few years has resulted in the reduction of gate dielectric thickness to only a few nanometers. Some estimates suggest that standard SiO2 (or its nitrogen containing variants) will cease to useful when thickness are reduced to between 1.0-2.0 nm. The major causes for concern, assuming that such thin dielectrics may be grown reliably with any reasonable yield, seem to centered upon either process integration issues, (for example boron penetration), or upon the increasing gate leakage which lead to questions regarding dielectric integrity and reliability or to standby power consumption. The future of CMOS down to and below the 0.1 mu m gate lengths may well hinge on finding a replacement of silicon dioxide as the gate insulator. However, even for 2.0-4.0 nm dielectrics currently being used for the development of 0.1-0.25 mu m technologies. There is only limited understanding of the issues pertaining to the reliability of the gate dielectric.
引用
收藏
页码:13 / 20
页数:8
相关论文
共 11 条
  • [1] Collin R., 1991, FIELD THEORY GUIDED
  • [2] Degraeve R, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P863, DOI 10.1109/IEDM.1995.499353
  • [3] HOLE TRAPPING, SUBSTRATE CURRENTS, AND BREAKDOWN IN THIN SILICON DIOXIDE FILMS
    DIMARIA, DJ
    [J]. IEEE ELECTRON DEVICE LETTERS, 1995, 16 (05) : 184 - 186
  • [4] MECHANISM FOR STRESS-INDUCED LEAKAGE CURRENTS IN THIN SILICON DIOXIDE FILMS
    DIMARIA, DJ
    CARTIER, E
    [J]. JOURNAL OF APPLIED PHYSICS, 1995, 78 (06) : 3883 - 3894
  • [5] IMPACT IONIZATION, TRAP CREATION, DEGRADATION, AND BREAKDOWN IN SILICON DIOXIDE FILMS ON SILICON
    DIMARIA, DJ
    CARTIER, E
    ARNOLD, D
    [J]. JOURNAL OF APPLIED PHYSICS, 1993, 73 (07) : 3367 - 3384
  • [6] DUMIN D, 1995, IEEE T ELECT DEV, V42, P1233
  • [7] 1.5 nm direct-tunneling gate oxide Si MOSFET's
    Momose, HS
    Ono, M
    Yoshitomi, T
    Ohguro, T
    Nakamura, S
    Saito, M
    Iwai, H
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (08) : 1233 - 1242
  • [8] MOMOSE HS, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P593, DOI 10.1109/IEDM.1994.383340
  • [9] STATHIS JH, 1997, INFOS 1997
  • [10] SELF-CONSISTENT RESULTS FOR N-TYPE SI INVERSION LAYERS
    STERN, F
    [J]. PHYSICAL REVIEW B, 1972, 5 (12): : 4891 - &