Process compatible polysilicon-based electrical through-wafer interconnects in silicon substrates

被引:59
作者
Chow, EM [1 ]
Chandrasekaran, V
Partridge, A
Nishida, T
Sheplak, M
Quate, CF
Kenny, TW
机构
[1] Stanford Univ, Edward L Ginzton Lab, Stanford, CA 94305 USA
[2] Univ Florida, Interdisciplinary Microsyst Grp, Gainesville, FL 32601 USA
基金
美国国家科学基金会;
关键词
electrical through-wafer interconnects (ETWI); MEMS and IC integration; through-wafer via deep silicon plasma etch;
D O I
10.1109/JMEMS.2002.805206
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrical through-wafer interconnects (ETWI) which connect devices between both sides of a substrate are critical components for microelectromechanical systems (MEMS) and integrated circuits (IC), as they enable three-dimensional (3-D) structures and permit new packaging and integration geometries. Previously demonstrated ETWI are very difficult to integrate with standard semiconductor fabrication processes, not compatible with released sensors, do not permit extensive processing on both sides of the wafer, and are in general very application specific. This work describes the design, fabrication, and characterization of an ETWI technology for silicon substrates that can be broadly integrated with MEMS and IC processes. This interconnect is a passively isolated electrical through-wafer polysilicon plug, with a 20 mum diameter, 10-14 Omega resistance, and less than 1 pF capacitance. Plasma etching from both sides of the wafer is used to achieve a high-aspect ratio via (20: 1 through 400 pm). The process is compatible with standard lithography, standard wafer handling, subsequent high-temperature processing, and released sensors integration. N-type and p-type versions are demonstrated, and isolated ground planes are added to provide shielding against substrate noise. Electrical properties of these ETWI are measured and analytically modeled. These ETWI are appropriate for integration with devices with impedances much greater than the ETWI, such as piezoresistive and capacitive sensor arrays.
引用
收藏
页码:631 / 640
页数:10
相关论文
共 46 条
  • [1] A review of 3-D packaging technology
    Al-Sarawi, SF
    Abbott, D
    Franzon, PD
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (01): : 2 - 14
  • [2] FORMING ELECTRICAL INTERCONNECTIONS THROUGH SEMICONDUCTOR WAFERS
    ANTHONY, TR
    [J]. JOURNAL OF APPLIED PHYSICS, 1981, 52 (08) : 5340 - 5349
  • [3] Characterization of a time multiplexed inductively coupled plasma etcher
    Ayón, AA
    Braff, R
    Lin, CC
    Sawin, HH
    Schmidt, MA
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1999, 146 (01) : 339 - 349
  • [4] Biosensor based on force microscope technology
    Baselt, DR
    Lee, GU
    Colton, RJ
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1996, 14 (02): : 789 - 793
  • [5] Bhardwaj J, 1997, ELEC SOC S, V97, P118
  • [6] High-resolution shadow-mask patterning in deep holes and its application to an electrical wafer feed-through
    Burger, GJ
    Smulders, EJT
    Berenschot, JW
    Lammerink, TSJ
    Fluitman, JHJ
    Imai, S
    [J]. SENSORS AND ACTUATORS A-PHYSICAL, 1996, 54 (1-3) : 669 - 673
  • [7] CHANDRASEKARAN V, 2002, SOL STAT SENS ACT WO
  • [8] CHANDRASEKARN V, 2001, P 2001 ASME INT MECH
  • [9] Doping dependence of low-frequency noise in polycrystalline SiGe film resistors
    Chen, XY
    Salm, C
    [J]. APPLIED PHYSICS LETTERS, 1999, 75 (04) : 516 - 518
  • [10] Cheng CH, 2000, ULTRASON, P1179, DOI 10.1109/ULTSYM.2000.921533