Predicting CMOS speed with gate oxide and voltage scaling and interconnect loading effects

被引:45
作者
Chen, K
Hu, CM
Fang, P
Lin, MR
Wollesen, DL
机构
[1] UNIV CALIF BERKELEY,DEPT ELECT ENGN & COMP SCI,BERKELEY,CA 94720
[2] ADV MICRO DEVICES INC,SUNNYVALE,CA 94088
关键词
D O I
10.1109/16.641365
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sub-quarter micron MOSFET's and ring oscillators with 2.5-6 nm physical gate oxide thicknesses have been studied at supply voltages of 1.5-3.3 V. I-dsat can be accurately predicted from a universal mobility model and a current model considering velocity saturation and parasitic series resistance. Gate delay and the optimal gate oxide thickness were modeled and predicted. Optimal gate oxide thicknesses for different interconnect loading are highlighted.
引用
收藏
页码:1951 / 1957
页数:7
相关论文
共 17 条
  • [1] Bohr MT, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P241, DOI 10.1109/IEDM.1995.499187
  • [2] An accurate semi-empirical saturation drain current model for LDD N-MOSFET
    Chen, K
    Wann, HC
    Duster, J
    Pramanik, D
    Nariani, S
    Ko, PK
    Hu, C
    [J]. IEEE ELECTRON DEVICE LETTERS, 1996, 17 (03) : 145 - 147
  • [3] Experimental confirmation of an accurate CMOS gate delay model for gate oxide and voltage scaling
    Chen, K
    Hu, CM
    Fang, P
    Gupta, A
    [J]. IEEE ELECTRON DEVICE LETTERS, 1997, 18 (06) : 275 - 277
  • [4] MOSFET carrier mobility model based on gate oxide thickness, threshold and gate voltages
    Chen, K
    Wann, HC
    Dunster, J
    Ko, PK
    Hu, CM
    Yoshida, M
    [J]. SOLID-STATE ELECTRONICS, 1996, 39 (10) : 1515 - 1518
  • [5] Optimizing quarter and sub-quarter micron CMOS circuit speed considering interconnect loading effects
    Chen, K
    Hu, CM
    Fang, P
    Lin, MR
    Wollesen, DL
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (09) : 1556 - 1558
  • [6] POLYSILICON GATE DEPLETION EFFECT ON IC PERFORMANCE
    CHEN, K
    CHAN, MS
    KO, PK
    HU, CM
    [J]. SOLID-STATE ELECTRONICS, 1995, 38 (11) : 1975 - 1977
  • [7] CHEN K, UNPUB EXPT CHARACTER
  • [8] A physical and scalable I-V model in BSIM3v3 for analog/digital circuit simulation
    Cheng, YH
    Jeng, MC
    Liu, ZH
    Huang, JH
    Chan, MS
    Chen, K
    Ko, PK
    Hu, CM
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (02) : 277 - 287
  • [9] GUPTA A, IN PRESS IEEE ELECT
  • [10] HU C, 1993, P IEEE, V81