A 2-V 10.7-MHz CMOS limiting amplifier/RSSI

被引:74
作者
Huang, PC [1 ]
Chen, YH
Wang, CK
机构
[1] MediaTek Inc, Circuit Design Engn Div, Hsinchu 300, Taiwan
[2] Ind Technol Res Inst, Comp & Commun Res Labs, Hsinchu 310, Taiwan
[3] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
关键词
CMOS analog integrated circuit; IF amplifier; radio receiver; RSSI; wireless communication;
D O I
10.1109/4.871325
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents low-voltage low-power CMOS circuit design techniques for an intermediate frequency (IF) limiting amplifier and received signal strength indicator (RSSI), The architecture of the limiting amplifier and RSSI employed is determined by the optimal power consumption for a specified speed, overall gain, and accuracy. Each gain cell of the Limiting amplifier employs folded diode load for low-voltage operation. Offset is reduced by a cross-connected source-coupled pair offset subtractor that is along the signal path. Full-wave current rectification and summation are employed in the RSSI circuit to achieve high precision while maintaining low voltage and ton: power. Using a single 2-V supply voltage, measured results demonstrate the input dynamic range is larger than 75 dB for 10.7-MHz IF application. The prototype occupies an active area of 0.4 mm(2) using a 0.6-mu m digital CMOS technology. The power dissipation is 6.2 mW.
引用
收藏
页码:1474 / 1480
页数:7
相关论文
共 10 条
[1]  
*AN DEV, 1996, AD608 LOW POW MIX
[2]   LOW-VOLTAGE ANALOG FILTERS [J].
CASTELLO, R ;
MONTECCHI, F ;
REZZI, F ;
BASCHIROTTO, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11) :827-840
[3]  
HUANG PC, 1998, THESIS NATL CENTR U
[4]  
Hughes R. S., 1986, LOGARITHMIC AMPLIFIC
[5]   GIGAHERTZ-BAND HIGH-GAIN LOW-NOISE AGC AMPLIFIERS IN FINE-LINE NMOS [J].
JINDAL, RP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (04) :512-521
[6]   AM suppression with low AM-PM conversion with the aid of a variable-gain amplifier [J].
Klumperink, EAM ;
Klein, CT ;
Ruggeberg, B ;
vanTuijl, EJM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) :625-633
[7]  
RAMIREZANGULO J, 1990, IEEE INT S CIRCU MAY, P1724
[8]   BIPOLAR HIGH-GAIN LIMITING AMPLIFIER IC FOR OPTICAL-FIBER RECEIVERS OPERATING UP TO 4 GBIT/S [J].
REIMANN, R ;
REIN, HM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (04) :504-511
[9]   A CMOS RECTIFIER-INTEGRATOR FOR AMPLITUDE DETECTION IN HARD-DISK SERVO LOOPS [J].
STEYAERT, MSJ ;
DEHAENE, W ;
CRANINCKX, J ;
WALSH, M ;
REAL, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (07) :743-751
[10]   FULL-WAVE PRECISION RECTIFICATION THAT IS PERFORMED IN CURRENT DOMAIN AND VERY SUITABLE FOR CMOS IMPLEMENTATION [J].
WANG, ZH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1992, 39 (06) :456-462