Influence of lot arrival distribution on production dispatching rule scheduling and cost in the final test process of LSI manufacturing system

被引:5
作者
Chikamura, A [1 ]
Nakamae, K [1 ]
Fujioka, H [1 ]
机构
[1] Osaka Univ, Fac Engn, Dept Informat Syst Engn, Osaka 565, Japan
关键词
productions dispatching rules; scheduling; cost; LSI final test process; discrete event simulation;
D O I
10.1049/ip-smt:19981664
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Seven production dispatching rules in the real final test process of one-chip microcomputers are evaluated through an event-driven simulation analysis with regard to the total number of processed lots, the number of tardy lots, the average turnaround time (TAT) and the cost per chip, Several lot arrival distributions during one month are assumed to simulate the fact that the arrival lots tend to increase toward the end of the month but drop near the beginning of the next month. Simulated results for sis months show that the rule which considers the time required for jig exchange, the time required for temperature change, the lot wailing time in queue and also the remaining. processing time of the machine in rise is superior to others, The rule processes about 99% of the planned number or lots and the ratio of tardy lots to processed lots is less than 1% even when the deviation of lot arrival distribution with respect to the uniform distribution changes from 0% to 50%. The average test TAT and the test cost per chip are about 5% and 70% with respect to those for the well-known first-in first-out (FIFO) rule.
引用
收藏
页码:26 / 30
页数:5
相关论文
共 6 条
[1]   Effects of multi-product, small-sized production of LSIs packaged in various packages on the final test process efficiency and cost [J].
Fujioka, H ;
Nakamae, K ;
Higashi, A .
INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, :793-799
[2]  
FUJIOKA H, 1994, IEICE T ELECTRON, VE77C, P535
[3]   How ATE planning affects LSI manufacturing cost [J].
Nakamae, K ;
Sakamoto, H ;
Fujioka, H .
IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (04) :66-73
[4]  
NAKAMAE K, 1994, IEICE T FUND ELECTR, VE77A, P698
[5]  
NAKAMAE K, 1996, IEICE D I, V79, P1185
[6]   PRODUCTION SCHEDULING ALGORITHMS FOR A SEMICONDUCTOR TEST FACILITY [J].
UZSOY, R ;
MARTINVEGA, LA ;
LEE, CY ;
LEONARD, PA .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1991, 4 (04) :270-280