Gate-level power and current simulation of CMOS integrated circuits

被引:21
作者
Bogliolo, A [1 ]
Benini, L [1 ]
DeMicheli, G [1 ]
Ricco, B [1 ]
机构
[1] STANFORD UNIV,COMP SYST LAB,STANFORD,CA 94305
基金
美国国家科学基金会;
关键词
current waveform; gate-level simulation; power consumption;
D O I
10.1109/92.645074
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a new gate-level approach to power and current simulation, We propose a symbolic model of complementary metal-oxide-semiconductor (CMOS) gates to capture the dependence of power consumption and current hows on input patterns and fan-in/fan-out conditions. Library elements are characterized once for all and their models are used during event-driven logic simulation to provide power information and construct time-domain current waveforms, We provide both global and local pattern-dependent estimates of power consumption and current peaks (with accuracy of 6 and 10% from SPICE, respectively), while keeping performance comparable with traditional gate-level simulation with unit delay. We use VERILOG-XL as simulation engine to grant compatibility with design tools based on Verilog HDL, A Web-based user interface allows our simulator (PPP) to be accessed through the Internet using a standard web browser.
引用
收藏
页码:473 / 488
页数:16
相关论文
共 27 条
[11]  
GEORGE BJ, 1994, P INT WORKSH LOW POW, P215
[12]  
Huang C. X., 1995, Proceedings. 1995 International Symposium on Low Power Design, P105, DOI 10.1145/224081.224100
[13]  
JAGAU U, 1990, P IEEE INT C COMP AI, P396
[14]   PATTERN INDEPENDENT MAXIMUM CURRENT ESTIMATION IN POWER AND GROUND BUSES OF CMOS VLSI CIRCUITS - ALGORITHMS, SIGNAL CORRELATIONS, AND THEIR RESOLUTION [J].
KRIPLANI, H ;
NAJM, FN ;
HAJJ, IN .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (08) :998-1012
[15]   ARCHITECTURAL POWER ANALYSIS - THE DUAL BIT TYPE METHOD [J].
LANDMAN, PE ;
RABAEY, JM .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (02) :173-187
[16]  
LIN JY, 1994, IEEE IC CAD, P304
[17]   POWER-CONSUMPTION ESTIMATION IN CMOS VLSI CHIPS [J].
LIU, D ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) :663-670
[18]  
MARCULESCU R, 1994, IEEE IC CAD, P294
[19]  
MARTIN RS, 1995, DES AUT CON, P42
[20]   INVERTER MODELS OF CMOS GATES FOR SUPPLY CURRENT AND DELAY EVALUATION [J].
NABAVILISHI, A ;
RUMIN, NC .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (10) :1271-1279