Negative bias temperature instability: What do we understand?

被引:276
作者
Schroder, Dieter K. [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[2] Arizona State Univ, Ctr Solid State Elect Res, Tempe, AZ 85287 USA
关键词
D O I
10.1016/j.microrel.2006.10.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a brief overview of negative bias temperature instability (NBTI) commonly observed for in p-channel metal-oxide-semiconductor field-effect transistors (MOSFETs) when stressed with negative gate voltages at elevated temperatures and discuss the results of such stress on device and circuit performance and review interface traps and oxide charges, their origin, present understanding, and changes due to NBTL Next we discuss some of the models that have been proposed for both NBTI degradation and recovery and p- versus n-MOSFETs. We also address the time and energy dependence effects of NBTI and crystal orientation. Finally we mention some aspect of circuit degradation. The general conclusion is that although we understand much about NBTL several aspects are poorly understood. This may be due to a lack of a basic understanding or due to varying experimental data that are likely the result of sample preparation and measurement conditions. (c) 2006 Published by Elsevier Ltd.
引用
收藏
页码:841 / 852
页数:12
相关论文
共 51 条
[21]  
MAEDA S, 2004, IEEE INT RELIAB PHYS, V42, P8
[22]   Do Pb1 centers have levels in the Si band gap?: Spin-dependent recombination study of the Pb1 "hyperfine spectrum" [J].
Mishima, TD ;
Lenahan, PM ;
Weber, W .
APPLIED PHYSICS LETTERS, 2000, 76 (25) :3771-3773
[23]   Improvement of charge-to-breakdown distribution by fluorine incorporation into thin gate oxides [J].
Mitani, Y ;
Satake, H ;
Nakasaki, Y ;
Toriumi, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (11) :2221-2226
[24]  
Mitani Y, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P509, DOI 10.1109/IEDM.2002.1175891
[25]   INVESTIGATION OF SILICON-SILICON DIOXIDE INTERFACE USING MOS STRUCTURE [J].
MIURA, Y ;
MATUKURA, Y .
JAPANESE JOURNAL OF APPLIED PHYSICS, 1966, 5 (02) :180-&
[26]   GENERALIZED DIFFUSION-REACTION MODEL FOR THE LOW-FIELD CHARGE-BUILDUP INSTABILITY AT THE SI-SIO2 INTERFACE [J].
OGAWA, S ;
SHIONO, N .
PHYSICAL REVIEW B, 1995, 51 (07) :4218-4230
[27]   Impact of NBTI on the temporal performance degradation of digital circuits [J].
Paul, BC ;
Kang, K ;
Kufluoglu, H ;
Alam, MA ;
Roy, K .
IEEE ELECTRON DEVICE LETTERS, 2005, 26 (08) :560-562
[28]   CHARACTERIZATION OF SI/SIO2 INTERFACE DEFECTS BY ELECTRON-SPIN RESONANCE [J].
POINDEXTER, EH ;
CAPLAN, PJ .
PROGRESS IN SURFACE SCIENCE, 1983, 14 (03) :201-294
[29]  
Rangan S, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P341
[30]  
REDDY V, 2002, IEEE INT REL S, V40, P248