METASTABILITY OF CMOS LATCH FLIP-FLOP

被引:59
作者
KIM, LS [1 ]
DUTTON, RW [1 ]
机构
[1] STANFORD UNIV,CTR INTEGRATED SYST,STANFORD,CA 94305
关键词
D O I
10.1109/4.58286
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the optimal device size, aspect ratio, and configurations for the design of the metastable hardened CMOS latch/flip-flop by using the ac small-signal analysis in the frequency domain instead of the usual time-domain approach. The Miller effect on the metastability is investigated for the configurations which have a better metastable resolving capability. The mean time between failure (MTBF) is measured, and the result verifies this new design approach experimentally. The power supply disturbance and temperature variation effects on the metastability are also measured and the data show that a 0.75 V change of power supply voltage (Vdd) and 75°C change of chip temperature cause four orders of magnitude difference in MTBF. The simulation results using the ac small-signal frequency-domain analysis agree well with the measurement data for the different power supply voltages and chip temperatures. Therefore it confirms again that an ac small-signal approach can be used more widely for the design of metastable hardened latch/flip-flops. Finally the other parameters are discussed in terms of their effects on the latch/flip-flop’s susceptibility to the metastable state. © 1990 IEEE
引用
收藏
页码:942 / 951
页数:10
相关论文
共 21 条
[1]   ANOMALOUS BEHAVIOR OF SYNCHRONIZER AND ARBITER CIRCUITS [J].
CHANEY, TJ ;
MOLNAR, CE .
IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (04) :421-422
[2]  
CORTES ML, 1986, JUN IEEE CIRC SYST C, P1046
[3]  
CORTES ML, 1986, ISSCC DIG TECH P FEB, P164
[4]   THEORETICAL AND EXPERIMENTAL BEHAVIOR OF SYNCHRONIZERS OPERATING IN METASTABLE REGION [J].
COURANZ, GR ;
WANN, DF .
IEEE TRANSACTIONS ON COMPUTERS, 1975, C 24 (06) :604-616
[5]   SYNCHRONIZATION RELIABILITY IN CMOS TECHNOLOGY [J].
FLANNAGAN, ST .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (04) :880-882
[6]  
FLEISCHHAMMER W, 1979, IEEE T COMPUT, V28, P273, DOI 10.1109/TC.1979.1675337
[7]   PREDICTION OF ERROR PROBABILITIES FOR INTEGRATED DIGITAL SYNCHRONIZERS [J].
HOHL, JH ;
LARSEN, WR ;
SCHOOLEY, LC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (02) :236-244
[8]   BEHAVIOR OF ANALOG MOS INTEGRATED-CIRCUITS AT HIGH-TEMPERATURES [J].
HOSTICKA, BJ ;
DALSASS, KG ;
KREY, D ;
ZIMMER, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (04) :871-874
[9]   OPTIMIZATION OF LDD MOSFETS USING COUPLED 2-D SIMULATIONS [J].
HUSAIN, A ;
MATHUR, R ;
WU, S .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (11) :2386-2386
[10]  
KARPRZAK T, 1987, IEEE J SOLID-ST CIRC, V22, P57