THERMAL SIMULATION OF THIN-FILM INTERCONNECT FAILURE CAUSED BY HIGH-CURRENT PULSES

被引:13
作者
GUI, X [1 ]
DEW, SK [1 ]
BRETT, MJ [1 ]
机构
[1] BEIJING POLYTECH UNIV,DEPT ELECTR ENGN,RELIABIL PHYS LAB,BEIJING 100022,PEOPLES R CHINA
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/16.391228
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have performed a quantitative analysis of the time-dependent temperature distributions in response to a high current pulse for very Large scale integrated (VLSI) metallization structures, especially for those used in field-programmable gate array (FPGA) devices with voltage programmable Links (VPL's). Simulation results are presented as pulse width versus maximum allowed current density through Al interconnects and as visualizations of the transient temperature distributions, The adiabatic approximation for modeling the current-induced heating is found to be valid only for an extremely short pulse duration (<10(-8) sec). The thermal capacity of passivation materials can effectively inhibit the rate of temperature rise in the interconnects before the thermal equilibrium is established, As a result, the instantaneous maximum current density is largely increased particularly when a passivation material with high thermal conductivity is used.
引用
收藏
页码:1386 / 1388
页数:3
相关论文
共 11 条