SWITCHED-SOURCE-IMPEDANCE CMOS CIRCUIT FOR LOW STANDBY SUBTHRESHOLD CURRENT GIGA-SCALE LSIS

被引:59
作者
HORIGUCHI, M
SAKATA, T
ITOH, K
机构
[1] Central Research Laboratory, Hitachi Ltd., Tokyo
关键词
6;
D O I
10.1109/4.245593
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A switched-source-impedance (SSI) CMOS circuit is proposed as a means of reducing the exponential increase of subthreshold current with threshold-voltage scaling. Inserting a switched impedance at the source of a MOS transistor reduces the standby subthreshold current of giga-scale LSI's operating at room temperature by three to four orders of magnitude and suppresses the current variation caused by threshold-voltage and temperature fluctuations. The scheme is applicable to any combinational and sequential CMOS logic circuits as long as their standby node voltages are predictable. The standby current of a 16-Gb DRAM is expected to be reduced from 1.1 A to 0.29 mA using this scheme. Hence, battery backup of giga-scale LSI's will be possible even at room temperature and above.
引用
收藏
页码:1131 / 1135
页数:5
相关论文
共 6 条
[1]   DESIGN OF ION-IMPLANTED MOSFETS WITH VERY SMALL PHYSICAL DIMENSIONS [J].
DENNARD, RH ;
GAENSSLEN, FH ;
YU, HN ;
RIDEOUT, VL ;
BASSOUS, E ;
LEBLANC, AR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) :256-268
[2]  
GAENSSLEN FH, 1990, 22ND 1990 INT C SOL, P353
[3]   A TUNABLE CMOS-DRAM VOLTAGE LIMITER WITH STABILIZED FEEDBACK-AMPLIFIER [J].
HORIGUCHI, M ;
AOKI, M ;
ETOH, J ;
TANAKA, H ;
IKENAGA, S ;
ITOH, K ;
KAJIGAYA, K ;
KOTANI, H ;
OHSHIMA, K ;
MATSUMOTO, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) :1129-1135
[4]  
ITOH K, 1991, 1991 INT C SOL STAT, P468
[5]  
KITSUKAWA G, 1993, FEB ISSCC, P48
[6]  
SZE SM, 1981, PHYSICS SEMICONDUCTO