A 46-NS 1-MBIT CMOS SRAM

被引:4
作者
SHIMADA, H
KAWASHIMA, S
ITOH, H
SUZUKI, N
YABU, T
机构
关键词
D O I
10.1109/4.256
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
引用
收藏
页码:53 / 58
页数:6
相关论文
共 8 条
[1]  
HONDA M, 1986, FEB ISSCC, P250
[2]   25-NS 256KX1/64KX4 CMOS SRAMS [J].
KAYANO, S ;
ICHINOSE, K ;
KOHNO, Y ;
SHINOHARA, H ;
ANAMI, K ;
MURAKAMI, S ;
WADA, T ;
KAWAI, Y ;
AKASAKA, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (05) :686-691
[3]  
MCADAMS H, 1986, IEEE J SOLID STATE C, V21, P686
[4]   A 20-NS-64K CMOS STATIC RAM [J].
MINATO, O ;
MASUHARA, T ;
SASAKI, T ;
MATSUMOTO, K ;
SAKAI, Y ;
HAYASHIDA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :1008-1013
[5]   A HIGH-SPEED HI-CMOSLL 4K STATIC RAM [J].
MINATO, O ;
MASUHARA, T ;
SASAKI, T ;
SAKAI, Y ;
YOSHIZAKI, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1981, 16 (05) :449-453
[6]   A LOW-POWER 46 NS 256 KBIT CMOS STATIC RAM WITH DYNAMIC DOUBLE WORD LINE [J].
SAKURAI, T ;
MATSUNAGA, J ;
ISOBE, M ;
OHTANI, T ;
SAWADA, K ;
AONO, A ;
NOZAWA, H ;
IIZUKA, T ;
KOHYAMA, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (05) :578-585
[7]   A 45-NS 256K CMOS STATIC RAM WITH A TRI-LEVEL WORD LINE [J].
SHINOHARA, H ;
ANAMI, K ;
ICHINOSE, K ;
WADA, T ;
KOHNO, Y ;
KAWAI, Y ;
AKASAKA, Y ;
KAYANO, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (05) :929-934
[8]   A 256K CMOS SRAM WITH VARIABLE IMPEDANCE DATA-LINE LOADS [J].
YAMAMOTO, S ;
TANIMURA, N ;
NAGASAWA, K ;
MEGURO, S ;
YASUI, T ;
MINATO, O ;
MASUHARA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (05) :924-928