A QUASI-2-DIMENSIONAL ANALYTICAL MODEL FOR THE TURN-ON CHARACTERISTICS OF POLYSILICON THIN-FILM TRANSISTORS

被引:66
作者
LIN, PS
GUO, JY
WU, CY
机构
[1] Institute of Electronics, College of Engineering, National Chiao-Tung University, Hsin-Chu, Taiwan
关键词
D O I
10.1109/16.47771
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A physical model considering the effects of grain boundaries on the turn-on behavior of polysilicon thin-film transistor's (poly-Si TFT's) is presented. Along the channel, the formation of the potential barrier near the grain boundary is proposed to account for the low transconductance and high turn-on voltage of TFT's. The barrier height is expressed in terms of channel doping, gate oxide thickness, grain size, and external gate as well as drain biases. Drain bias will result in an asymmetric potential barrier and introduce more carrier injection from the lowered barrier side. It is shown that this consideration is very important to characterize the saturation region under large drain-bias condition. Based upon the developed potential barrier model, the I-V characteristics are described by the interfacial-layer thermionic-diffusion model. Moreover, thin-film transistors on polycrystalline silicon with a coplanar structure were fabricated for testing. Comparisons between the developed model and the experimental data have been made and excellent agreement has been obtained. © 1990 IEEE
引用
收藏
页码:666 / 674
页数:9
相关论文
共 15 条