SUBTHRESHOLD-CURRENT REDUCTION CIRCUITS FOR MULTIGIGABIT DRAMS

被引:13
作者
SAKATA, T
ITOH, K
HORIGUCHI, M
AOKI, M
机构
[1] Central Research Laboratory, Hitachi Ltd., Kokubunji
关键词
D O I
10.1109/4.303713
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two subthreshold-current reduction circuit schemes are described to suppress the increase in current in multi-gigabit DRAM's. One is a hierarchical power-line scheme for iterative circuits. In this scheme, a group of circuits is divided into blocks; only the selected block is supplied with power, while the subthreshold current to the many nonselected blocks is reduced. This scheme minimizes the number of circuits carrying the large subthreshold current. Applications of this scheme to word drivers, decoders and sense-amplifier driving circuits are shown. The other scheme is a switched-power-supply inverter with a level holder for random combinational logic circuits. In the active mode of the chip, the operating period of the inverter is distinguished from the inactive period. The inverter is supplied with power only in the operating period, while in the inactive period the subthreshold current is shut off and the output level is kept by the flip-flop level holder. This scheme shortens the period in which the large subthreshold current flows. Both schemes are evaluated for a conceptually-designed 16-Gb DRAM. They reduce its active current by ten-fold from the conventional 1.2 A to 116 mA.
引用
收藏
页码:761 / 769
页数:9
相关论文
共 17 条
  • [1] A 1.5-V DRAM FOR BATTERY-BASED APPLICATIONS
    AOKI, M
    ETOH, J
    ITOH, K
    KIMURA, SI
    KAWAMOTO, Y
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1206 - 1212
  • [2] GENERALIZED SCALING THEORY AND ITS APPLICATION TO A 1/4 MICROMETER MOSFET DESIGN
    BACCARANI, G
    WORDEMAN, MR
    DENNARD, RH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (04) : 452 - 462
  • [3] SUBTHRESHOLD SLOPE OF THIN-FILM SOI MOSFETS
    COLINGE, JP
    [J]. IEEE ELECTRON DEVICE LETTERS, 1986, 7 (04) : 244 - 246
  • [4] DESIGN OF ION-IMPLANTED MOSFETS WITH VERY SMALL PHYSICAL DIMENSIONS
    DENNARD, RH
    GAENSSLEN, FH
    YU, HN
    RIDEOUT, VL
    BASSOUS, E
    LEBLANC, AR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1974, SC 9 (05) : 256 - 268
  • [5] DENNARD RH, 1989, S VLSI TECHNOL SYST, P79
  • [6] GAENSSLEN FH, 1990, AUG EXT ABSTR SSDM, P353
  • [7] A 4-MB LOW-TEMPERATURE DRAM
    HENKELS, WH
    WEN, DS
    MOHLER, RL
    FRANCH, RL
    BUCELOT, TJ
    LONG, CW
    BRACCHITTA, JA
    COTE, WJ
    BRONNER, GB
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (11) : 1519 - 1529
  • [8] HORIGUCHI M, 1993, MAY S VLSI CIRC, P47
  • [9] ITOH K, 1991, AUG EXT ABSTR C SOL, P468
  • [10] KAKUMU M, 1990, IEEE T ELECTRON DEV, V37, P1900