USE OF SUBMICROMETER ELECTRON-BEAM LITHOGRAPHY FOR FABRICATING 4-KBIT CCD MEMORY ARRAYS

被引:13
作者
HENDESON, RC [1 ]
REINER, T [1 ]
COPPEN, PJ [1 ]
机构
[1] HUGHES AIRCRAFT CO,CTR RES,NEWPORT BEACH,CA
关键词
D O I
10.1109/T-ED.1978.19099
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 4-kbit CCD memory array has been fabricated using electron-beam lithography for the high-resolution patterns and projection lithography to define the low- resolution features. The basic CCD cell size is 3.2 μm X 4.2. μm consisting of a storage area 2.4, μm X 3.6μm with a O.8μm barrier and a O.6μm channel stop. To make these small CCD’s, as well as the associated short-channel MOSFET’s, we modified the conventional MOS wafer processing. The new process for two-level polysilicon gates requires six electron-beam levels with a minimum resist feature of 0.3 μm, Alignment of the electron-beam patterns uses Ta benchmarks which we found to be compatible with MOS devices. Testing of the 4 -kbit array and other shift resisters showed submicrometer channel-stops and barriers are feasible while maintaining low channel - to-channel crosstalk and charge-transfer efficiency greater than 0.9995. In addition, low capacitance output circuits defined by electron-beam lithography can detect the small number of charges in the high-resolution CCD's and amplify the signal sufficiently to recirculate the data. Copyright © 1978 by The Institute of Electrical and Electronics Engineers, Inc.
引用
收藏
页码:408 / 412
页数:5
相关论文
共 12 条