Back-gate forward bias method for low-voltage CMOS digital circuits

被引:33
作者
Chen, MJ
Ho, JS
Huang, TH
Yang, CH
Jou, YN
Wu, T
机构
[1] NATL CHIAO TUNG UNIV,INST ELECTR,HSINCHU 300,TAIWAN
[2] ITRI,ELECT RES & SERV ORG,MIXED MODE INTEGRATED CIRCUITS DEPT,HSINCHU 300,TAIWAN
关键词
D O I
10.1109/16.502122
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The back-gate forward bias method suitable for present standard hulk CMOS processes has been promoted for low-voltage digital circuit application, A CMOS inverter employing the method has experimentally exhibited the ability of electrically adjusting the transition region of the de voltage transfer characteristics. Transient measurement has further shown that the inverter with a back-gate forward bias of 0.4 V can operate at low supply voltages down to 0.6 V without significant loss in switching speed, Guidelines for ensuring proper implementation of tile method in a bulk CMOS process has been set up against latch-up, parasitic bipolar, impact ionization, and stand-by current, Following these guidelines, a cost-effective low-power, low-voltage, high-density mixed-mode CMOS analog/digital integrated circuits chip with both reasonable speed and improved precision has been projected for the first time.
引用
收藏
页码:904 / 910
页数:7
相关论文
共 11 条
[1]  
ANDOH T, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P79, DOI 10.1109/IEDM.1994.383462
[2]  
ASSADERAGHI F, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P809, DOI 10.1109/IEDM.1994.383301
[3]  
BURR JB, 1994, ISSCC, P84
[4]   Dependence of current match on back-gate bias in weakly inverted MOS transistors and its modeling [J].
Chen, MJ ;
Ho, JS ;
Huang, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (02) :259-262
[5]   High gain p-n-p gated lateral bipolar action in a fully depleted counter-type: Channel p-MOSFET structure [J].
Ho, JS ;
Huang, TH ;
Chen, MJ .
SOLID-STATE ELECTRONICS, 1996, 39 (02) :261-267
[6]   SWITCHED-SOURCE-IMPEDANCE CMOS CIRCUIT FOR LOW STANDBY SUBTHRESHOLD CURRENT GIGA-SCALE LSIS [J].
HORIGUCHI, M ;
SAKATA, T ;
ITOH, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) :1131-1135
[7]  
HU C, 1994, INT SOL STAT CIRC C, P86
[8]   EMPIRICAL MODELING FOR GATE-CONTROLLED COLLECTOR CURRENT OF LATERAL BIPOLAR-TRANSISTORS IN AN N-MOSFET STRUCTURE [J].
HUANG, TH ;
CHEN, MJ .
SOLID-STATE ELECTRONICS, 1995, 38 (01) :115-119
[9]   BASE CURRENT REVERSAL PHENOMENON IN A CMOS COMPATIBLE HIGH-GAIN N-P-N GATED LATERAL BIPOLAR-TRANSISTOR [J].
HUANG, TH ;
CHEN, MJ .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (02) :321-327
[10]   SUBTHRESHOLD CURRENT REDUCTION FOR DECODED-DRIVER BY SELF-REVERSE BIASING [J].
KAWAHARA, T ;
HORIGUCHI, M ;
KAWAJIRI, Y ;
KITSUKAWA, G ;
KURE, T ;
AOKI, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) :1136-1144