Measurement and two-dimensional simulation of thin-film SOI MOSFETs: Intrinsic gate capacitances at elevated temperatures

被引:4
作者
Gentinne, B
Flandre, D
Colinge, JP
VandeWiele, F
机构
[1] Lab. de Microélectronique, Univ. Catholique de Louvain
关键词
D O I
10.1016/0038-1101(96)00067-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Intrinsic gate-capacitance characteristics of long-channel SOI MOSFETs are investigated by measurements up to 300 degrees C and by two-dimensional simulations up to 400 degrees C. Room temperature particularities related to impact ionization and floating body are successfully reproduced by a.c. simulations. Transient simulations are used in order to gain a deep physical insight into the observed phenomena. The contribution of majority carriers generated by impact ionization or back accumulation is clearly established. At high temperature, differences with room temperature behavior observed above and below threshold voltage are explained in terms of thermally generated excess carriers and impact ionization reduction. The analyzed features are the threshold voltage, the subthreshold slope, and particular humps near threshold and subthreshold capacitance values. Implications for analog or digital circuit operation are briefly discussed. Copyright (C) 1996 Elsevier Science Ltd
引用
收藏
页码:1613 / 1619
页数:7
相关论文
共 14 条
[1]   CHARACTERIZATION OF BIPOLAR SNAPBACK AND BREAKDOWN VOLTAGE IN THIN-FILM SOI TRANSISTORS BY 2-DIMENSIONAL SIMULATION [J].
ARMSTRONG, GA ;
DAVIS, JR ;
DOYLE, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (02) :328-336
[2]  
CONILOGUE RD, 1983, THESIS UC LOS ANGELE
[3]  
EGGERMONT JP, 1994, T 2 INT HIGH TEMP EL, V1
[4]   Modelling and application of fully depleted SOI MOSFETs for low voltage, low power analogue CMOS circuits [J].
Flandre, D ;
Ferreira, LF ;
Jespers, PGA ;
Colinge, JP .
SOLID-STATE ELECTRONICS, 1996, 39 (04) :455-460
[5]   EXTENDED THEORETICAL-ANALYSIS OF THE STEADY-STATE LINEAR BEHAVIOR OF ACCUMULATION-MODE, LONG-CHANNEL P-MOSFETS ON SOI SUBSTRATES [J].
FLANDRE, D ;
TERAO, A .
SOLID-STATE ELECTRONICS, 1992, 35 (08) :1085-1092
[6]   ANALYSIS OF FLOATING SUBSTRATE EFFECTS ON THE INTRINSIC GATE CAPACITANCE OF SOI MOSFETS USING 2-DIMENSIONAL DEVICE SIMULATION [J].
FLANDRE, D .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (10) :1789-1796
[7]   DEMONSTRATION OF THE POTENTIAL OF ACCUMULATION-MODE MOS-TRANSISTORS ON SOI SUBSTRATES FOR HIGH-TEMPERATURE OPERATION (150-300-DEGREES-C) [J].
FLANDRE, D ;
TERAO, A ;
FRANCIS, P ;
GENTINNE, B ;
COLINGE, JP .
IEEE ELECTRON DEVICE LETTERS, 1993, 14 (01) :10-12
[8]   SILICON-ON-INSULATOR TECHNOLOGY FOR HIGH-TEMPERATURE METAL-OXIDE-SEMICONDUCTOR DEVICES AND CIRCUITS [J].
FLANDRE, D .
MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 1995, 29 (1-3) :7-12
[9]  
FLANDRE D, 1994, SOLID ST ELECT, V37, P1147
[10]  
FRANCIS P, 1992, 1992 IEDM, P353