On-chip error correcting techniques for new-generation Flash memories

被引:81
作者
Gregori, S [1 ]
Cabrini, A
Khouri, O
Torelli, G
机构
[1] Univ Texas, Dept Elect Engn, Richardson, TX 75083 USA
[2] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
[3] STMicroelect, Memory Prod Grp, I-27100 Pavia, Italy
关键词
error control codes; Flash memories; multilevel storage; polyvalent codes; reliability improvement;
D O I
10.1109/JPROC.2003.811709
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In new-generation Flash memories, issues such as disturbs and data retention become more and more critical as a consequence of reduced cell size and decreased oxide thickness. Furthermore, the progressive increase in the. cell count within-a single die tends to decrease device reliability. In particular reliability issues turn out to be more critical in multilevel (ML) Flash memories, due to the reduced spacing between adjacent programmed levels. It is therefore deemed that the use of on-chip error correction codes (ECCs) will gain widespread acceptance in large-capacity Flash memories. ECCs for Flash memories must have very fast and compact encoding/decoding circuitry so as to have a minimum impact on memory access time. The area penalty due to check cells must also be minimized. Moreover specific codes must be developed for ML storage. This paper presents error control coding techniques and schemes for new-generation Flash memories, focusing on ML devices. The basic concepts of error control coding are reviewed, and the on-chip ECC design procedure is analyzed. Dedicated codes such as polyvalent ECCs, able to correct data stored in ML memories working at a variable number of bits per cell, and bit-layer organized ECCs are described.
引用
收藏
页码:602 / 616
页数:15
相关论文
共 55 条
[1]   RELIABILITY ISSUES OF FLASH MEMORY CELLS [J].
ARITOME, S ;
SHIROTA, R ;
HEMINK, G ;
ENDOH, T ;
MASUOKA, F .
PROCEEDINGS OF THE IEEE, 1993, 81 (05) :776-788
[2]  
BAUER M, 1995, ISSCC DIG TECH PAP I, V38, P132, DOI 10.1109/ISSCC.1995.535462
[3]  
Benjauthrit B, 1996, SIXTH BIENNIAL IEEE INTERNATIONAL NONVOLATILE MEMORY TECHNOLOGY CONFERENCE, P120, DOI 10.1109/NVMT.1996.534683
[4]   A NOTE ON ERROR DETECTION CODES FOR ASYMMETRIC CHANNELS [J].
BERGER, JM .
INFORMATION AND CONTROL, 1961, 4 (01) :68-&
[5]  
Blahut R. E., 1983, THEORY PRACTICE ERRO
[6]  
Brown W. D., 1998, Nonvolatile Semiconductor Memory Technology
[7]   40-mm2 3-V-only 50-MHz 64-Mb 2-b/cell CHE NOR flash memory [J].
Campardo, G ;
Micheloni, R ;
Commodaro, S ;
Yero, E ;
Zammattio, M ;
Mognoni, S ;
Sacco, A ;
Picca, M ;
Manstretta, A ;
Scotti, M ;
Motta, I ;
Golla, C ;
Pierin, A ;
Bez, R ;
Grossi, A ;
Modelli, A ;
Visconti, A ;
Khouri, O ;
Torelli, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1655-1667
[8]  
Cappelletti P., 1999, FLASH MEMORIES
[9]   ERROR-CORRECTING CODES FOR SEMICONDUCTOR MEMORY APPLICATIONS - A STATE-OF-THE-ART REVIEW [J].
CHEN, CL ;
HSIAO, MY .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1984, 28 (02) :124-134
[10]   SYMBOL ERROR-CORRECTING CODES FOR COMPUTER MEMORY-SYSTEMS [J].
CHEN, CL .
IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (02) :252-256