On-chip error correcting techniques for new-generation Flash memories

被引:81
作者
Gregori, S [1 ]
Cabrini, A
Khouri, O
Torelli, G
机构
[1] Univ Texas, Dept Elect Engn, Richardson, TX 75083 USA
[2] Univ Pavia, Dept Elect, I-27100 Pavia, Italy
[3] STMicroelect, Memory Prod Grp, I-27100 Pavia, Italy
关键词
error control codes; Flash memories; multilevel storage; polyvalent codes; reliability improvement;
D O I
10.1109/JPROC.2003.811709
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In new-generation Flash memories, issues such as disturbs and data retention become more and more critical as a consequence of reduced cell size and decreased oxide thickness. Furthermore, the progressive increase in the. cell count within-a single die tends to decrease device reliability. In particular reliability issues turn out to be more critical in multilevel (ML) Flash memories, due to the reduced spacing between adjacent programmed levels. It is therefore deemed that the use of on-chip error correction codes (ECCs) will gain widespread acceptance in large-capacity Flash memories. ECCs for Flash memories must have very fast and compact encoding/decoding circuitry so as to have a minimum impact on memory access time. The area penalty due to check cells must also be minimized. Moreover specific codes must be developed for ML storage. This paper presents error control coding techniques and schemes for new-generation Flash memories, focusing on ML devices. The basic concepts of error control coding are reviewed, and the on-chip ECC design procedure is analyzed. Dedicated codes such as polyvalent ECCs, able to correct data stored in ML memories working at a variable number of bits per cell, and bit-layer organized ECCs are described.
引用
收藏
页码:602 / 616
页数:15
相关论文
共 55 条
[21]   THE RELIABILITY OF SEMICONDUCTOR RAM MEMORIES WITH ON-CHIP ERROR-CORRECTION CODING [J].
GOODMAN, RM ;
SAYANO, M .
IEEE TRANSACTIONS ON INFORMATION THEORY, 1991, 37 (03) :884-896
[22]  
GOODMAN RM, 1989, P IEEE CAM INF THEOR, P7
[23]   An error control code scheme for multilevel Flash memories [J].
Gregori, S ;
Khouri, O ;
Micheloni, R ;
Torelli, G .
2001 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, PROCEEDINGS, 2001, :45-49
[24]  
GREGORI S, 2000, P 7 IEEE INT C EL CI, P751
[25]   ERROR DETECTING AND ERROR CORRECTING CODES [J].
HAMMING, RW .
BELL SYSTEM TECHNICAL JOURNAL, 1950, 29 (02) :147-160
[26]  
HARASZTI TP, 2000, CMOS MEMORY CIRCUITS, pCH5
[27]  
Hocquenghem A., 1959, CHIFFRES, V2, P147
[28]   AN EXPERIMENTAL LARGE-CAPACITY SEMICONDUCTOR FILE MEMORY USING 16-LEVELS CELL STORAGE [J].
HORIGUCHI, M ;
AOKI, M ;
NAKAGOME, Y ;
IKENAGA, S ;
SHIMOHIGASHI, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) :27-33
[29]   A 50-NS 16-MB DRAM WITH A 10-NS DATA RATE AND ON-CHIP ECC [J].
KALTER, HL ;
STAPPER, CH ;
BARTH, JE ;
DILORENZO, J ;
DRAKE, CE ;
FIFIELD, JA ;
KELLEY, GA ;
LEWIS, SC ;
VANDERHOEVEN, WB ;
YANKOSKY, JA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) :1118-1128
[30]  
KUBO M, 1985, IEEE INT SOL STAT CI, P230