Performance constraints for onchip optical interconnects

被引:28
作者
Collet, JH [1 ]
Caignet, F
Sellaye, F
Litaize, D
机构
[1] CNRS, LAAS, F-31077 Toulouse 4, France
[2] Univ Toulouse 3, Inst Rech Informat, F-31062 Toulouse, France
关键词
computer architecture; integrated circuit; integrated optoelectronics; interconnections; very-large-scale integration (VLSI);
D O I
10.1109/JSTQE.2003.812508
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work aims at defining the marks that optoelectronic solutions will have to beat for replacing electric interconnects at chip level. We first simulate the electric response of future electrical interconnects considering the reduction of the CMOS feature size lambda from 0.7 to 0.05 mum. We also consider the architectural evolution of chips to analyze the latency issues. We conclude that: 1) it does not seem necessary in the future chips to consider the integration of optical interconnects (OIs) over distances shorter than 1000-2000 lambda, because the performance of electric interconnects is sufficient; 2) the penetration of OIs over distances longer than 10(4) lambda could be envisaged (on the sole basis of the performance limitation) provided that it will be possible to demonstrate new generations of (cheap and CMOS-compatible) low-threshold high-efficiency vertical cavity surface emitting lasers (VCSELs) and ultrafast high-efficiency photodiodes; 3) the first possible application of onchip OIs is likely not for interblock communication but for clock distribution as the energy constraints (imposed by the evolution of CMOS technology) are weaker and because the clock tree is an extremely long interconnect.
引用
收藏
页码:425 / 432
页数:8
相关论文
共 31 条
[1]  
ALEXANDER SB, 1997, SER IEE TELECOMMUNIC, V37
[2]   OPTIMAL INTERCONNECTION CIRCUITS FOR VLSI [J].
BAKOGLU, HB ;
MEINDL, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (05) :903-909
[3]  
Barroso LA, 2000, PROCEEDING OF THE 27TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, P282, DOI [10.1109/ISCA.2000.854398, 10.1145/342001.339696]
[4]  
DELORME N, 1996, ELECTRON LETT, P996
[5]   Balancing electrical and optical interconnection resources at low levels [J].
Drabik, TJ .
JOURNAL OF OPTICS A-PURE AND APPLIED OPTICS, 1999, 1 (02) :330-332
[6]   HIGH-SPEED VLSI INTERCONNECT MODELING BASED ON S-PARAMETER MEASUREMENTS [J].
EO, Y ;
EISENSTADT, WR .
IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1993, 16 (05) :555-562
[7]  
Eo Y, 2000, IEEE T ELECTRON DEV, V47, P129
[8]   OPTICAL INTERCONNECTIONS FOR VLSI SYSTEMS [J].
GOODMAN, JW ;
LEONBERGER, FJ ;
KUNG, SY ;
ATHALE, RA .
PROCEEDINGS OF THE IEEE, 1984, 72 (07) :850-866
[9]   RECORD LOW-THRESHOLD INDEX-GUIDED INGAAS/GAALAS VERTICAL-CAVITY SURFACE-EMITTING LASER WITH A NATIVE-OXIDE CONFINEMENT STRUCTURE [J].
HAYASHI, Y ;
MUKAIHARA, T ;
HATORI, N ;
OHNOKI, N ;
MATSUTANI, A ;
KOYAMA, F ;
IGA, K .
ELECTRONICS LETTERS, 1995, 31 (07) :560-562
[10]   Monolithic CMOS photoreceivers for short-range optical data communications [J].
Heide, T ;
Ghazi, A ;
Zimmermann, H ;
Seegebrecht, P .
ELECTRONICS LETTERS, 1999, 35 (19) :1655-1656