Performance constraints for onchip optical interconnects

被引:28
作者
Collet, JH [1 ]
Caignet, F
Sellaye, F
Litaize, D
机构
[1] CNRS, LAAS, F-31077 Toulouse 4, France
[2] Univ Toulouse 3, Inst Rech Informat, F-31062 Toulouse, France
关键词
computer architecture; integrated circuit; integrated optoelectronics; interconnections; very-large-scale integration (VLSI);
D O I
10.1109/JSTQE.2003.812508
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work aims at defining the marks that optoelectronic solutions will have to beat for replacing electric interconnects at chip level. We first simulate the electric response of future electrical interconnects considering the reduction of the CMOS feature size lambda from 0.7 to 0.05 mum. We also consider the architectural evolution of chips to analyze the latency issues. We conclude that: 1) it does not seem necessary in the future chips to consider the integration of optical interconnects (OIs) over distances shorter than 1000-2000 lambda, because the performance of electric interconnects is sufficient; 2) the penetration of OIs over distances longer than 10(4) lambda could be envisaged (on the sole basis of the performance limitation) provided that it will be possible to demonstrate new generations of (cheap and CMOS-compatible) low-threshold high-efficiency vertical cavity surface emitting lasers (VCSELs) and ultrafast high-efficiency photodiodes; 3) the first possible application of onchip OIs is likely not for interblock communication but for clock distribution as the energy constraints (imposed by the evolution of CMOS technology) are weaker and because the clock tree is an extremely long interconnect.
引用
收藏
页码:425 / 432
页数:8
相关论文
共 31 条
[21]   Effect of increasing chip density on the evolution of computer architectures [J].
Nair, R .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (2-3) :223-234
[22]   A silicon NMOS monolithically integrated optical receiver [J].
Qi, J ;
Schow, CL ;
Garrett, LD ;
Campbell, JC .
IEEE PHOTONICS TECHNOLOGY LETTERS, 1997, 9 (05) :663-665
[23]   CLOSED-FORM EXPRESSIONS FOR INTERCONNECTION DELAY, COUPLING, AND CROSSTALK IN VLSIS [J].
SAKURAI, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (01) :118-124
[24]   EFFECT OF SCALING OF INTERCONNECTIONS ON THE TIME-DELAY OF VLSI CIRCUITS [J].
SARASWAT, KC ;
MOHAMMADI, F .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (04) :645-650
[25]  
Semiconductor Industry Association, 1999, INT TECHN ROADM SEM
[26]   POWER4 system microarchitecture [J].
Tendler, JM ;
Dodson, JS ;
Fields, JS ;
Le, H ;
Sinharoy, B .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (01) :5-25
[27]   The circuit andphysical design of the POWER4 microprocessor [J].
Warnock, JD ;
Keaty, JM ;
Petrovick, J ;
Clabes, JG ;
Kircher, CJ ;
Krauter, BL ;
Restle, PJ ;
Zoric, BA ;
Anderson, CJ .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (01) :27-51
[28]   1 Gbit/s CMOS photoreceiver with integrated detector operating at 850 nm [J].
Woodward, TK ;
Krishnamoorthy, AV .
ELECTRONICS LETTERS, 1998, 34 (12) :1252-1253
[29]   Speed and energy analysis of digital interconnections: comparison of on-chip, off-chip, and free-space technologies [J].
Yayla, GI ;
Marchand, PJ ;
Esener, SC .
APPLIED OPTICS, 1998, 37 (02) :205-227
[30]   Monolithic high-speed CMOS-photoreceiver [J].
Zimmermann, H ;
Heide, T ;
Ghazi, A .
IEEE PHOTONICS TECHNOLOGY LETTERS, 1999, 11 (02) :254-256