Suppression of effects of parasitic metal-oxide-semiconductor field-effect transistors on Si single-electron transistors

被引:37
作者
Fujiwara, A [1 ]
Takahashi, Y [1 ]
Namatsu, H [1 ]
Kurihara, K [1 ]
Murase, K [1 ]
机构
[1] NTT, Basic Res Labs, Atsugi, Kanagawa 24301, Japan
来源
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS | 1998年 / 37卷 / 6A期
关键词
silicon-on-insulator substrate; Si single-electron transistor; metal-oxide-semiconductor field-effect transistor; parasitic resistance; multiple islands; thermal oxidation; SiN mask;
D O I
10.1143/JJAP.37.3257
中图分类号
O59 [应用物理学];
学科分类号
摘要
Si single-electron transistors (SETs), which are fabricated in ultrathin Si of a silicon-on-insulator substrate by pattern-dependent oxidation, are accompanied by parasitic metal-oxide-semiconductor field-effect transistors (MOSFETs) on both sides of the SET. While the Si island of a SET is formed by design in a one-dimensional Si wire, the parasitic MOSFETs are inevitably formed in two-dimensional Si pad layers, between which the Si wire runs, because the poly-Si gate covers the Si pad layers as well as the Si island. Electrical characteristics of the device are strongly affected by these parasitic MOSFETs because of their relatively high resistance or the Coulomb blockade effect due to multiple islands unintentionally formed in the pad Si layers. We found that backgate voltage is useful for reducing or analyzing such parasitic effects. We propose a new fabrication technique; the use of a SiN mask for oxidation avoids unnecessary thinning of pad Si layers and parasitic effects can be suppressed.
引用
收藏
页码:3257 / 3263
页数:7
相关论文
共 22 条
[1]  
ACHOORI RC, 1993, PHYS REV LETT, V71, P613
[2]  
AVERIN DV, 1901, MESOSCOPIC PHENOMENA, P173
[3]   TIME-RESOLVED MEASUREMENT OF SINGLE-ELECTRON TUNNELING IN A SI SINGLE-ELECTRON TRANSISTOR WITH SATELLITE SI ISLANDS [J].
FUJIWARA, A ;
TAKAHASHI, Y ;
MURASE, K ;
TABE, M .
APPLIED PHYSICS LETTERS, 1995, 67 (20) :2957-2959
[4]   Observation of single electron-hole recombination and photon-pumped current in an asymmetric Si single-electron transistor [J].
Fujiwara, A ;
Takahashi, Y ;
Murase, K .
PHYSICAL REVIEW LETTERS, 1997, 78 (08) :1532-1535
[5]   A silicon single-electron transistor memory operating at room temperature [J].
Guo, LJ ;
Leobandung, E ;
Chou, SY .
SCIENCE, 1997, 275 (5300) :649-651
[6]   Coulomb blockade oscillations at room temperature in a Si quantum wire metal-oxide-semiconductor field-effect transistor fabricated by anisotropic etching on a silicon-on-insulator substrate [J].
Ishikuro, H ;
Fujii, T ;
Saraya, T ;
Hashiguchi, G ;
Hiramoto, T ;
Ikoma, T .
APPLIED PHYSICS LETTERS, 1996, 68 (25) :3585-3587
[7]   CMOS DEVICES FABRICATED ON BURIED SIO2 LAYERS FORMED BY OXYGEN IMPLANTATION INTO SILICON [J].
IZUMI, K ;
DOKEN, M ;
ARIYOSHI, H .
ELECTRONICS LETTERS, 1978, 14 (18) :593-594
[8]   SINGLE-ELECTRON TRANSISTORS - ELECTROSTATIC ANALOGS OF THE DC SQUIDS [J].
LIKHAREV, KK .
IEEE TRANSACTIONS ON MAGNETICS, 1987, 23 (02) :1142-1145
[9]   Room temperature operation of a single electron transistor made by the scanning tunneling microscope nanooxidation process for the TiOx/Ti system [J].
Matsumoto, K ;
Ishii, M ;
Segawa, K ;
Oka, Y ;
Vartanian, BJ ;
Harris, JS .
APPLIED PHYSICS LETTERS, 1996, 68 (01) :34-36
[10]  
MERIAV U, 1990, PHYS REV LETT, V65, P771