Analysis of the parasitic S/D resistance in multiple-gate FETs

被引:297
作者
Dixit, A [1 ]
Kottantharayil, A
Collaert, N
Goodwin, M
Jurezak, M
De Meyer, K
机构
[1] Inter Univ Microelect Ctr, B-3001 Louvain, Belgium
[2] KUL, ESAT, B-3001 Louvain, Belgium
关键词
analytical model; Fin field-effect transistors (FinFETs); fully depleted; series resistance; silicon epitaxy; silicon-on-insulator (SOI) MOSFET; small geometry; source/drain (S/D); (110) transport;
D O I
10.1109/TED.2005.848098
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The multiple-gate field-effect transistor (FET) is a promising device architecture for the 45-nm CMOS technology node. These nonplanar devices suffer from a high parasitic resistance due to the narrow width of their source/drain (S/D) regions. We analyze the parasitic S/D resistance behavior of the multiple-gate FETs using a novel, S/D geometry-based analytical model, which is validated using three-dimensional device simulations and experimental results. The model predicts limits to parasitic S/D resistance scaling, which reveal that the contact resistance between the S/D silicide and Si-fin dominates the parasitic S/D resistance behavior of multiple-gate FETs. It is shown that the selective epitaxial growth of Si on S/D regions alone may be insufficient to meet the semiconductor roadmap target for parasitic S/D resistance at the 45-nm CMOS technology node.
引用
收藏
页码:1132 / 1140
页数:9
相关论文
共 26 条
[1]   Layout density analysis of FinFETs [J].
Anil, KG ;
Henson, K ;
Biesemans, S ;
Collaert, N .
ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, :139-142
[2]  
[Anonymous], US MAN
[3]   MOSFET scalability limits and "new frontier" devices [J].
Antoniadis, DA .
2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, :2-5
[4]   SPREADING RESISTANCE IN SUB-MICRON MOSFETS [J].
BACCARANI, G ;
SAIHALASZ, GA .
IEEE ELECTRON DEVICE LETTERS, 1983, 4 (02) :27-29
[5]  
BERGER HH, 1969, P ISSCC, P162
[6]   Mapping nanometre-scale temperature gradients in patterned cobalt-nickel silicide films [J].
Cannaerts, M ;
Chamirian, O ;
Maex, K ;
Van Haesendonck, C .
NANOTECHNOLOGY, 2002, 13 (02) :149-152
[7]  
Choi YK, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P259, DOI 10.1109/IEDM.2002.1175827
[8]   A functional 41-stage ring oscillator using scaled FinFET devices with 25-nm gate lengths and 10-nm fin widths applicable for the 45-nm CMOS node [J].
Collaert, N ;
Dixit, A ;
Goodwin, M ;
Anil, KG ;
Rooyackers, R ;
Degroote, B ;
Leunissen, LHA ;
Veloso, A ;
Jonckheere, R ;
De Meyer, K ;
Jurczak, M ;
Biesemans, S .
IEEE ELECTRON DEVICE LETTERS, 2004, 25 (08) :568-570
[9]   High performance fully-depleted tri-gate CMOS transistors [J].
Doyle, BS ;
Datta, S ;
Doczy, M ;
Hareland, S ;
Jin, B ;
Kavalieros, J ;
Linton, T ;
Murthy, A ;
Rios, R ;
Chau, R .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (04) :263-265
[10]  
KAM H, 2004, P SIL NAN WORKSH, P9